NBSIR 83-2794
On Generalizing the D-Algorithm

Center for Applied Mathematics
National Engineering Laboratory
U.S. Department of Commerce

National Bureau of Standards
Washington, D.C. 20234

Revised September 1983

## Sponsored by:

Center for Applied Mathematics
Center for Electronics and Electrical Engineering
National Engineering Laboratory
U.S. Department of Commerce

Washington, D.C. 20234
J. Scott Provan*

Paul Domich

Center for Applied Mathematics
National Engineering Laboratory
U.S. Department of Commerce

National Bureau of Standards
Washington, D.C. 20234

## Revised September 1983

Sponsored by:
Center for Applied Mathematics
Center for Electronics and Electrical Engineering
National Engineering Laboratory
U.S. Department of Commerce

National Bureau of Standards
Washington, D. C. 20234
*While performing this research in FY 1982, Proven was an NRC/NAS
Postdoctoral Research Associate.

U.S. DEPARTMENT OF COMMERCE, Malcolm Baldrige, Secretary NATIONAL BUREAU OF STANDARDS. Ernest Ambler, Director

$\qquad$

intin
$\sqrt{2}=$ Ther

## ABSTRACT

We consider in this paper the d-algorithm of J. P. Roth, which tests for specific faulty behavior in an integrated circuit. We develop a formal and general mathematical description of the algorithm, which allows a large degree of flexibility and extension in its implementation. We discuss a subsequent FORTRAN coding of such an extended d-algorithm, along with some sample testing.

## Table of Contents

Page

1. Introduction ..... 1
1.1 Circuit diagrams ..... 3
1.2 Faults and test-vectors ..... 7
1.3 Purpose and history of the d-algorithm. ..... 11
2. The Conventional d-Algorithm. ..... 16
2.1 Backtrack algorithm. ..... 17
2.2 Cubes and signals ..... 21
2.3 Description of the d-algorithm ..... 26
2.4 Example ..... 31
3. Generalization of the d-Algorithm ..... 39
3.1 Nonclassic and simultaneous faults ..... 40
3.2 Finding faults which are detectable by a given test. ..... 47
3.3 General cubes. ..... 49
4. Implementation of a Generalized d-Algorithm. ..... 56
4.1 Ordering, schemes for gate processing. ..... 58
4.2 Component formation. ..... 61
4.3 Data structures for d-cubes. ..... 63
References ..... 65
Appendix: Sample Output ..... 71

The advent of very large scale integrated circuits (VLSI) has intensified the interest in all aspects of testability, including test generation, selftesting, and testability measures, as well as the impact of these on design for testability and reliability of VLSI's. This report deals with a special aspect of test generation which is often referred to as "fault specific" test generation. By this we mean a procedure which generates - for a specific circuit and a suspected single malfunction or "fault" associated with that circuit - a test which detects the absence or presence of that malfunction in the circuit. The main tool for fault-specific test generation continues to be the d-algorithm. Developed by Roth in 1966 [19], the d-algorithm has been the target of continual development over the succeeding twenty years since its introduction.

This is a report on work of the Operations Research Division in developing a formal and general mathematical description of the d-algorithm, in designing a more flexible version based on this formalism, and in a subsequent FORTRAN implementation of this algorithm. The algorithmic scheme permits the handling of a very general type of circuit logic geared towards broader levels of circuit descriptions and analysis. It allows the coalescing of groups of components into a single gate, permits description of general fault logic, and allows handing of nonclassical and simultaneous types of faults. The flow of the algorithm itself can be brought partly under control of the user. This provides flexibility in testing specific types of circuits and generally allows for an improvement in the efficiency of the algorithm. Finally,


#### Abstract

the same algorithm which is used to generate test vectors for a circuit can be used to check a test vector efficiently in order to determine which faults it can detect. This feature is very useful when it is desired to find a set of test vectors which "cover" a given set of faults. Although the code as it stands is restricted essentially to digital nonsequential circuits, the tools developed up to this point show every indication of being applicable to fault detection in more general devices.


Section 1 gives a description of circuit faults and fault detecting algorithms, and provides a brief summary of work which has been done in the area. Section 2 describes the conventional $d$-algorithm in detail and develops general terminology used in Section 3. Section 3 describes the ways in which the description given in Section 2 can be generalized to include nonclassical faults and more general search techniques, and Section 4 describes aspects of the computer implementation of the generalized d-algorithm. The appendix describes a particular version of the $\alpha-a l g o r i t h m$ which was implemented in FORTRAN at the Bureau of Standards, and includes some sample output.

### 1.1 Circuit Diagrams

Conventional versions of the d-algorithm address digital nonsequential (memory-less) circuits. The description of such a circuit involves two entities--lines, which carry l-0 (high-low) signals between points of the circuit; and gates which process or generate signals on lines adjoining them. Each gate has input and output lines, along with an explicit description of the signals on the output lines of that gate which result from a specified set of signals on the input lines. Each line goes from the output of a single source gate to the inputs of one or more receiving gates, and indicates that the signal produced by the source gate is to be the corresponding input to the receiving gates. The entire circuit has special gates called input and output gates. A user of that circuit is able to control the circuit only through the sets of signals given to the input gates -called input vectors- and is able to observe the circuit only through signals -called output vectors- emanating from the output gates. Since the circuit has no memory, each gate description is independent of previous history of gate operation, and the gates and lines admit no "feedback," that is, no path of signals returns to a point previously visited. (This is what is meant by being nonsequential.) It follows that for any set of circuit inputs there is a well defined sequence for gate processing producing the unique set of circuit outputs which results from applying these inputs. It is possible to extend the description to include memory and feedback, although that problem is not addressed in this paper.

As an example circuit, we consider the "one-bit adder." It can be described simply as a circuit whose inputs are two one-bit binary numbers, and whose output is a two-bit binary number representing the sum of the inputs. One circuit which functions as a one-bit adder is shown in Figure 1.1. The gates are of five types and are interconnected with lines as shown. Input lines always enter on the left of the gate and output lines leave on the right. The gates marked "input" and "output" have no function other than to apply given inputs or to record the appropriate outputs. The remaining gates are processing gates and process inputs as their name indicates. Thus, a "not" gate simply reverses the input signal from 0 to 1 or from 1 to 0 , the "or" gate produces a 1 output if at least one input has value 1,0 otherwise, and the "and" gate produces a 1 output if both inputs have value 1 , 0 otherwise. Of course, the output of these gates depends entirely on the values of the inputs. Further, it is not possible to travel progressively from gate to gate by traversing lines from output to input and return to a point previously visited. Thus, by processing the gates 1 through 5 in the order given, we obtain for any given set of inputs the unique set of outputs which corresponds to the two-bit sum of those inputs. We note, of course, that there may be many circuits which yield the same function as the circuit of Figure 1.1 but whose circuit description is essentially different. Figure 1.2 shows one of these circuits. This circuit is made up entirely of "nand" gates, whose function is exactly opposite that of the "and" gate. Clearly, both the gate description of the circuit and the actual physical layout of this circuit on a chip can affect the functioning of the circuit and the types of faults which can be expected to occur when operating such a circuit.



### 1.2 Faults and Test Vectors

A fault is any change in the internal structure of a circuit which affects the normal functioning of that circuit. In order that we have a demonstrable method of detecting faults in a circuit, we insist that a fault, when it occurs, has a well-defined and consistent functional effect on the gates and lines associated with it. Thus, for example, "intermittent" faults--that is, faults which occur at random times in circuit operation-are not considered here. One can, in fact, think of a fault as being a "pseudogate" in the circuit which processes lines and/or replaces gates in the system. This pseudogate, unlike normal gates, functions in one of two "modes"--the first corresponding to the normal functioning of the circuit and the second corresponding to the functioning of the circuit when the fault occurs. The mode in which the pseudogate functions, of course, is unknown to the user, except when it causes a discrepency in the outputs from the normal function of the circuit.

As examples, we describe two types of faults which occur naturally in connection with physical malformation of circuits, namely, the stuck-at faults and the cross-wire faults. The classified faults previously studied are the stuck-at faults which correspond to breaks or shorts in a line and have the effect of producing a constant signal at the terminal of the line regardless of the signal impulse at the beginning of the line. We, therefore, can speak of stuck-at-1 faults and stuck-at-0 faults. They can be described by placing on the line a pseudogate with one input and one output, which under normal operating mode simply passes the proper signal through and under fault mode
outputs a constant 1 , or respectively an 0 , regardless of the input (see Figure 1.3).

A cross-wire fault, (or bridging fault) as its name implies, occurs when two wires in close proximity inadvertently relay signals to each other. A cross-wire "and" fault occurs when a low (0) signal dominates a high (1) signal. The result can be described by placing on the two lines a pseudogate with two inputs and two outputs which under normal operating mode simply passes the respective signals through, and under fault mode outputs to both lines the signal corresponding to the "and" of the inputs (see Figure 1.4). A cross-wire "or" fault occurs when the high signal dominates the low signal, and the corresponding pseudo-gate described above acts in fault mode as an "or" gate.

The types of faults described above represent some of the standard types of faults which might occur on a circuit. They are, furthermore, "local" faults in the sense that they affect a relatively small number of signals in a small area of the circuit. One can imagine more complicated types of faults. A simultaneous fault, for example, consists of several individual faults occurring simultaneously in different parts of the circuit, and this often requires substantially different test finding procedures than simply testing for the faults individually. Other faults may involve certain complex types of gate malfunctions which have been observed only empirically and are described primarily by example. More general classes of faults will be discussed later in the paper.


Figure 1.3: The stuck-at faults


Figure 1.4: The cross-wire "and" fault

A test vector for a circuit and associated fault is an input vector whose output vector in the fault mode is different in at least one output from the output vector in the normal mode of circuit operation. A test vector, then, distinguishes the case when that fault occurs and no other from the case where no fault occurs. This is what is meant, in this report by the term "detects the fault."

The simultaneous fault concept allows one to distinguish the occurrence of several individual faults occurring simultaneously from the case where none of the faults occur.

A testing scheme for a circuit will consist of a set of test vectors applied to a circuit which will be able to detect any of a given set of faults. Since these faults may occur in any number of simultaneous combinations, the scheme should ideally be able to test not only each individual fault, but any subset of faults occurring simultaneously, and should further more be able to isolate which of the set of faults are occurring in any specific malfunction. The construction of such a testing scheme is beyond the scope of this paper. Henceforth we are interested in simply producing a test vector which will identify a given specific malfunction in the circuit, and no other. It will turn out that this problem alone is difficult enough for an entire report.

The general goal of the d-algorithm is: given the description of an integrated circuit and a fault which can be expected to occur on the circuit, find a test vector, for the circuit which detects the occurrence of this fault in terms of discrepancies in the outputs elicited from the circuit. Specifically, given a circuit description with a fault pseudogate (or set of simultaneous fault pseudo-gates), a given set of inputs detects the given fault if the outputs obtained when the pseudogate (or all pseudogates) are operating under fault mode differ from the corresponding outputs obtained when the pseudogate (or all pseudogates) are operating under normal mode.

It is clear that any digital nonsequential circuit can be tested completely by applying all possible inputs and observing the corresponding outputs for discrepencies between normal and fault mode operations. This is dependent only on the functional description of the circuit and detects all possible faults which affect the correct functional operation of the circuit. For large enough circuits, however, the number of such inputs would far exceed any reasonable amount of testing time alloted for the circuit. A method is needed for efficiently designing tests for certain "key" faults expected to occur in the circuits. One property that such an algorithm must take advantage of is the local nature of most circuit faults. In particular, the algorithm should be able to design a test for a fault by beginning at the fault site or sites and working towards the extremities (inputs and outputs) for the circuit.

Such algorithms naturally proceed in two stages: the propagation (or observational) stage, which insures that the fault can be seen as a discrepency in the outputs, and the justification (or generation) stage, which insures that there exist inputs which are consistent with the fault propagation found during the first stage.

The first attempt at such an algorithm, based on results by R. D. Eldrid [10] and unpublished work by Steiglitz and Armstrong, is the path sensitization method of fault detection. Path sensitization is used primarily for stuck-at faults on circuits made up of simple logic gates (such as and, or, not, nand, and nor). The object of the algorithm is to construct a "sensitized path" from the fault to a circuit output and subsequently derive inputs which support such a path. It is based on the fact that for each gate of the above type and each input line to be "sensitized," there is a unique signal which can be placed on the other input line (if any) which allows the input signals on the sensitized line to be distinguished by the signal on the output line. For an "or" gate, as an example, a given input can be distinguished at output by placing an "O" signal on the other input. The output value then exactly matches the signal of the sensitized line. Note that if "l" signal is placed on the other input, the gate output registers " 1 " regardless of the signal of the sensitized input, and so this configuration cannot pass through a sensitized input. For a "nand" gate (one whose output registers the opposite of the "and" of its inputs) and given input to be distinguished, placing a " 1 " on the other input allows it to be distinguished at the output. The output here registers the opposite signal to the input, but can nonetheless distinguish the signal on the given input.

The path sensitization algorithm starts at the stuck-at fault by fixing a value to the line which will distinguish the fault mode operation on that line from the normal mode operations--specifically, a 1 signal for a stuck-at-0 fault and a 0 signal for a stuck-at-1 fault. It then proceeds to construct a sensitized path from the fault to a circuit output by setting the unused input at each successive gate to the proper sensitizing value. The consequence of sensitizing such a path is that now the change in the line signal resulting from a fault is able to propagate through succession lines in the path until it is registered at the output gate as the opposite signal from the normal signal expected for that output. In fact, it follows that a sensitized path will register the appropriate stuck-at fault on any line of the path and thus the construction of long sensitized paths is an efficient way of detecting a large number of faults by a small number of tests. If, after the sensitized path has been constructed, the inputs can be assigned values which are consistent with (that is, produce the correct values for) the lines assigned in producing the sensitized path, than these input values constitute a test vector for the fault.

Two problems need to be resolved concerning the path sensitization algorithm as described above. The first is a procedural one, namely, how to structure the search for a sensitized path and subsequently justifying inputs. A search must, in particular, be efficient in searching for or discarding conditions for sensitized paths and input values, and at the same time insure that an exhaustive search has been made for such a path. A second and more fundamental problem is that certain faults may not be able to be tested by a single sensitized path (See Subsection 2.4). This is especially true of
simultaneous faults or non-classical faults such as the cross-wire faults, but is true of single line faults as well. A complete propagation/justification type algorithm must therefore be able to "sensitize" an arbitrary number of lines of a circuit in order to be able to do a complete search for test vectors for a fault.

Both problems were effectively answered by Roth [19] with a procedure known as the d-algorithm. The d-algorithm can be thought of as a multi-path sensitization algorithm, although the description must be more elaborate and the record keeping mechanisms more sophisticated. It has the further property that it either finds a test vector for the given fault or demonstrates that the fault is undetectable, that is, that no input values are capable of registering a discrepency in any of the outputs as a result of the presence of that particular fault. Roth's work provides both a way of describing the action of a fault on a circuit and a effective method of manipulating the operation of the circuit in order to find the appropriate input values. It has therefore been an invaluable seminal paper for research in the field of circuit reliability. Section 3 describes some of the methods used to speed up the search and processing so as to make the test generation as efficient as possible.

A great deal of research has been done in the area of circuit testing following the Roth paper. A good sample of the directions this research took is found in [36]. As an indication of the amount of interest in the field, we refer the reader to twelve annual IEEE Conferences on Fault-Tolerance Computing [45] -[56], nine issues of IEEE Transactions on Computers devoted to fault-tolerent computing [36] -[44], several books on the subject [32] -[36],
and lists of compiled literature [16], [26]. Some specific extensions of Roth's work include: structural factors in fault diagnosis [1], [2], [23], multiple fault diagnosis [3], [5], [7], [9], sequential circuit testing [21], fault location and coverage [6], [14], [31], and more general circuit and fault models [4], [10], [17]. Recent work has tended to be in the areas of design for reliability and testability [1], [8], [12], [13], [30], and tests for specific types of circuits [11], [12], [18], [27], [28], whereas and relatively little research has been devoted to further development of faultspecific test generation algorithms [20], [21], [22]. This is partly due to the fact that the problem of fault-specific test generation has a large degree of inherent intractibility. Another reason, however, is that an understanding of the d-algorithm has remained relatively inaccessible to the general scientific community. This is due partly to the fact that the d-algorithm has never been presented in a general mathematical format and papers have retained machinery and terminology specific to the task of fault-specific test generation in combinatorial circuits. This is unfortunate, for the d-algorithm concept has great potential for use in more general types of electronic faulttesting as well as for applications to system maintenance and reliability outside the electronics industry. It is with these thoughts in mind that we attempt to present the d-algorithm in a more general setting, one which, we hope, will encourage it to be put to use in a wider scope than it has been in the past.

In this section we give a more specific description of the d-algorithm as it is commonly implemented at the present time. Our description will stress a formal structure of the algorithm and will be in a form appropriate for generalization in Section 3.

Subsection 2.1 introduces a general search procedure known as the "backtrack algorithm," which is found as an underlying principle in a large number of combinatorial algorithms which require exhaustive searches.

Subsection 2.2 deals with a description of gate and fault functions which allows implementation of the propagation and justification formats described in Section 1.

Subsection 2.3 combines the concepts of Subsections 2.1 and 2.2 in presenting a specific description of the d-algorithm, with an example in Subsection 2.4 .

### 2.1 Backtrack Algorithms

A "backtrack algorithm" describes a general search technique for exhaustively considering a sequence of alternatives in order to achieve a desired solution. The goal of a backtrack algorithm in any application is to discard undesirable alternatives as quickly as possible while still maintaining a complete search among all of the available alternatives. The general format for a backtrack algorithm involves a set of decision points which are usually encountered in a fixed order and at which the algorithm must choose among one or more alternatives. The alternatives are provided by a decision list available at each decision point. Any backtrack algorithm proceeds from decision point to decision point, choosing the first available alternative on each decision list. If at any decision point the alternative chosen is found to be inconsistent with the alternatives chosen at previous points - that is, the set of alternatives chosen thus far cannot possibly yield the desired solution --then the next alternative on the decision list is considered. If a decision list is exhausted so that no alternative at that point is consistent with the alternatives chosen at previous points, then the algorithm backtracks to a previous decision point and chooses the next available alternative in the decision list for that point. If a set of alternatives is found, one for each decision point, which gives the desired solution, then the algorithm stops and exhibits such a solution. If the algorithm completes the entire search, that is, finally exhausts the decision list at the very first decision point, then the algorithm has covered every possible choice of alternatives for all decision points and therefore no solution exists to the problem. Figure 2.1 gives a flow chart for the general backtracking algorithm.


Figure 2.I: A general backtrack algorithm

We now give a broad description of the backtracking mechanism inherent in the d-algorithm, the details of which will be related in succeeding subsections. The decision points are the gates of the circuit (including pseudogates associated with faults), and the decision list associated with each gate is an assignment of "values" to the lines adjacent to that gate. The format of the decision list is called a cube for the gate, and it is explained in Subsection 2.2. The algorithm "processes" gates in some order, that order to be explained in Subsection 2.3 and in more detail in Section 3 and 4. At each gate, a set of line values is chosen for that gate which satisfies:
(1) it is consistent with the logical function of that gate;
(2) it is consistent with decisions made at previous gates, in that the line values chosen agree with the line values of every other gate on that line.

If the algorithm can find a set of values which satisfies these criteria, then it moves on to process the next gate. If it cannot find an acceptable set of values, then it backtracks to the previous gate considered and continues processing this gate. If a set of line values is chosen for all gates which is consistent from gate to gate and detects the given fault, then the algorithm stops and produces the test vector. If the decision list is exhausted for the first gate processed, then the algorithm stops and no set of inputs can detect the fault.

A backtrack algorithm may have to consider an enormous number of alternatives before it can ascertain whether or not a test vector exists for a circuit
fault. In particular, if every possible sequence of decisions is considered, the algorithm would have to test as many alternative sequences as the product of the lengths of the decision lists for every decision point. For example, if a backtrack algorithm had twenty decisions to make consisting of two alternatives each, as many as $2^{20}$, or approximately one milifon possibilities would have to be considered. The most important property of a good backtrack algorithm is the ability to discern at the earliest possible decision point when a sequence of alternatives is inconsistent with the desized solution. This may depend on features such as the order in which decision points are considered, the order in which the decision lists are scanned, and even the types of decisions which are made at each point. Subection 2.3 and Section 4 will address some of the methods which were considered in this study to improve the efficiency of the backtrack algorithm when applied to test generation and the d-algorithm.

### 2.2 Cube and Fault Propagation

We now describe more precisely the structure of the decision lists, or "cubes," associated with each gate. A cube is simply an assignment of line values to lines adjacent to the gate which is consistent with the logical function of the gate. Cubics are of two types; logic cubes and d-cubes. A logic cube defines the basic logical structure of the gate and does not have any bearing on fault propagation in the system. It is associated with a logical type rather than a particular gate and comprises simply a list of the input values and associated output values which result when the particular logical operator is applied to that particular set of inputs. Table 2.1 shows the logic cube for an "or" type gate and for a "l-bit adder" type gate.

| Inputs |  |  | Outputs | $\begin{gathered} \text { Inputs } \\ 1 \quad 2 \end{gathered}$ |  |  | Outputs <br> 3 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1. | 0 | 0 | 0 |  | 0 | 0 | 0 | 0 |
| 2. | 0 | 1 | 1 | 2. | 0 | 1 | 0 | 1 |
| 3. | 1 | 0 | 1 | 3. | 1 | 0 | 0 | 1 |
|  | 1 | 1 | 1 |  | 1 | 1 |  | 0 |

An "or" cube

A "l-bit adder" cube

Table 2.1: Two Logic Cubes

A logic cube completely describes the logic of a gate and has the additional property that if the signals for any subset of the inputs and outputs are known, then a list can be supplied of all remaining inputs and outputs which is consistent with the set of known signals. For example, if it is desired to have a signal of 0 on line 3 of the "or" gate given above, then the only set of signals for the input lines which is consistent with this signal is the single pair $(0,0)$. If, however, a signal of 1 is desired on output line 3 , then any of the three pairs $(0,1),(1,0)$, and ( 1,1 ) are consistent with this signal. What this means is that the circuit need not necessarily be processed in input to output order, and that when a gate is processed it may produce a list of possible signals rather than a unique vector. It will be this type of list which constitutes the decision list in the justification phase of the d-algorithm.

Faults and fault propagation add a new dimension to cubes and necessitate an extension of the logic cube to accommodate the presence of faults in the circuit. We begin by investigating the description of a fault pseudogate. Such a gate, as indicated in Subsection 1.2 , requires two simultaneous descriptions, namely, the functioning of the pseudogate under normal operation and its functioning when a fault occurs. To facilitate such a simultaneous description, we introduce two new "signals," $d$ and $\bar{d}$. A signal $d$ assigned to a line means that when the fault is present the line will have the value 1 , and when no fault is present the line will have the value 0 . The signal $\bar{d}$ assigned to the line means precisely the opposite. The $d$ and $\bar{d}$ signals represent the discrepancy which is necessary to distinguish the fault mode from the normal operation, and therefore it will be these types of signals which will need to propagate to the outputs.

Once a careful description is made for a fault pseudogate in terms of normal and fault mode operation, it is easy to translate this description into a cube description by using the symbols $d$ and $\bar{d}$. This is called the d-cube for the fault. Table 2.2 shows the d-cubes for a stuck-at-1 fault and a stuck-at-0 fault.

| Input | Output | Input | Output |
| :--- | :---: | :---: | :---: |
| 0 | d | 0 | 0 |
| 1 | 1 | 1 | $\overline{\mathrm{~d}}$ |
| stuck-at 1 | stuck-at-0 |  |  |
| Table 2.2: The stuck-at fault d-cubes |  |  |  |

In the stuck-at-1 fault, an input signal of 0 will produce an output signal of 1 (stuck) when the fault occurs and 0 otherwise, and hence its output value will be represented by the symbol d. An input signal of 1 produces an output signal of 1 in either normal or fault mode. In the stuck-at-0 fault, it is the 1 input which causes the discrepancy in the output, and this is indicated by using the symbol $\bar{d}$ as the corresponding output. The cross-wire faults and other nonclassical faults are discussed in Section 3.

To propagate a fault through the circuit, we need lastly to modify the cubes for the normal gate types to allow them to transmit the discrepancy signals d and $\bar{d}$. This will be the d-cube for the gate type. The modification of the logic cube of the gate to a d-cube involves a simple argument for each case of the sort "if the fault occurs, then...," and "if the fault does not occur, then..." We give as an example the extension of the logic cube for the "or" gate shown in Table 2.3:

|  |  | S | Output <br> 3 |
| :---: | :---: | :---: | :---: |
| 1. | 0 | 0 | 0 |
| 2. | 0 | 1 | 1 |
| 3. | 1 | 0 | 1 |
| 4. | 1 | 1 | 1 |
| 5. | 0 | d | d |
| 6. | 0 | $\bar{d}$ | $\bar{d}$ |
| 7. | 1 | d | 1 |
| 8. | 1 | $\bar{d}$ | 1 |
| 9. | d | 0 | d |
| 10. | d | 1 | 1 |
| 11. | d | d | d |
| 12. | d | $\bar{d}$ | 1 |
| 13. | $\bar{d}$ | 1 | 1 |
| 14. | $\bar{d}$ | 0 | $\bar{d}$ |
| 15. | $\bar{d}$ | d | 1 |
| 16. | $\overline{\mathrm{d}}$ | $\bar{d}$ | $\bar{d}$ |

Table 2.3: The "or" gate d-cube

Take, as a case, the row whose inputs are $d$ and 0 . We may argue as follows: "If the fault is present, then the first input will be 1 and the second input will be 0 , so that the output is 1 . If the fault is not present, then the first input will be 0 and the second input will be 0 so the output will be 0 . Thus, when the fault exists, the output will be 1 and when the fault does not exist, the output will be 0 . The output, therefore, is assigned the value $d$
in this row." Of course, the complete description of the cube is fairly long, and we have made some effort to abbreviate this description in the coding of the d-algorithm (see Section 4). We note that for d-cubes, as for logic cubes, any set of values for a subset of input and output lines for a gate induces a sublist of the d-cube which is consistent with the assigned value. Thus, for example, an assignment of $d$ to the first input of an "or" gate produces the list of possible assignments of the remaining inputs and outputs given in Table 2.4

|  | Inputs |  |
| :---: | :---: | :---: |
| 9. | d | 0 |
| 10. | d | 1 |
| 11. | d | d |
| 12. | d | $\bar{d}$ |

Table 2.4: A Restricted Cube for the "or" Gate

It will be this type of list which constitutes the decision list in the propagation mode.

### 2.3 Description of the d-Algorithm

We can now describe in a more precise fashion the general d-algorithm. We are given the circuit as described in Subsection 1.1, including as gates the fault pseudogates described in Subsection 1.2. We are also given d-cubes for the fault pseudogates and both logic and $d$-cubes for the standard gates in the circuit. The gates can technically be processed in any order, and some discussion on the merits of one ordering over another is undertaken in Section 4. Virtually every implementation of the d-algorithm, however, has the foilowing restrictions on the ordering of gates:

1. All fault pseudogates and gates which are on a path originating from a fault pseudo-gate comprise the first set of gates to be processed. This is the propagation stage of the algorithm.
2. The remaining gates are then processed. This is the justification stage of the algorithm.
3. In the propagation stage, no gate is processed unless it is a fault pseudogate or until at least one gate (or pseudogate) immediately preceding that gate has been processed.
4. In the justification stage, no gate is processed until at least one gate (or pseudogate) immediately succeeding that gate has been processed.

Thus, gates are in general processed in forward order from the faults and then in backward order from the faults. This insures a sense of connectedness and direction to the problem. The general backtrack scheme, however, does not require such an ordering, and with modifications, the d-algorithm could accept gates in any conceivable order. This flexibility will be important to keep in mind when we deal with simultaneous faults.

The "decision list" for a gate is simply the cube for that gate, or more precisely, the restriction of the cube to assignments consistent with previous values assigned to input or output lines of that gate. The gates processed in the propagation stage are assigned decision lists derived from d-cubes. Gates in the justification stage, however, are assigned lists from logic cubes, reflecting the fact that no fault signals occur on that part of the circuit. Consequently, output lines from a justification stage gate must be assigned a logical value, even if they are input lines to a propagation stage gate. The decision lists vary accordingly, both by the location of the gate and by the values which have been assigned to the adjacent lines up to that point in the algorithm.

The gates are processed in the order given and with the decision lists as described above, thus insuring that line values are consistent both with gate $\operatorname{logic}$ and with respect to adjacent gates. One further check must be made to insure that these values can actually detect the fault. This check is done in the propagation stage on leading lines -that is, an output lines from processed gates for which at least one successor gate to that line is either an output gate or an unprocessed gate. The rule which must be applied here is:

Propagation Rule: At least one leading line must have a value $d$ or $\bar{d}$.

The d-algorithm proceeds in the format of the backtracking algorithm described in Subsection 2.1, checking, in the propagation stage, the propagation rule, until it either makes a consistent assignment to the final gate or backtracks through all of the gates without finding a consistent assignment. In the former case, the input gate assignments indicate the test vector to be applied, and the assignment to the output gates--which are the only remaining leading gates--insure that at least one $d$ or $\bar{d}$ assignment has occurred, so that this vector actually detects the fault. In the latter case, it follows that every possible assignment has been tried subject to circuit consistency and fault detection, so that no possible set of input vectors could detect the fault. Figure 2.2 gives a flow chart for the d-algorithm.

The d-algorithm, then, is guaranteed either to find a vector which detects the fault or verify that no such test vector exists. In this sense, it is superior to the path sensitization algorithm, which may fail to find a test vector when one actually exists. The added power of the d-algorithm is due to the freedom allowed to gate assignments which is not available to the path sensitization algorithm, su that many lines with $d$ or $\bar{d}$ values may be propagated simultaneously. It is also important to note the improvement in efficiency of the d-algorithm over a straightforward enumeration of input vectors. The backtrack algorithm, starting from the point of fault, insures that the only assignments made are those which could lead to fauit detection. It may, therefore, backtrack before it even assigns input values and generally


Figure 2.2: Format for the d-algorithm
assigns only a small proportion of these values to an invalid test before establishing that it is invalid. It is therefore considerably more efficient than straight enumeration of inputs. By improving the order in which the gates are searched (within the restrictions given above), and the ease with which gates can be processed, we can make substantial improvement in the basic d-algorithm.

As an example to illustrate the functioning of the d-algorithm as presented in the subsection 2.3, we consider the circuit shown in Figure 2.3. The large gates are all "or" gates, whose logic cube was given in Table 2.1, and whose d-cube was given in Table 2.3. (Input lines will always be numbered from top to bottom. The triangular gates are "not" gates. They simply invert the input signal $(0-1, d-\bar{d})$ and hence will not be considered separately in the backtrack. The circles will contain the values assigned to the lines as the d-algorithm progresses. It is desired to find a test vector which will detect the stuck-at-0 fault represented by the square box in Figure 2.3, and whose fault cube was given in Table 2.2. The gates are numbered in the order they will appear in the backtrack, and this ordering satisfies the restrictions l-5 given in Subsection 2.3. The cube elements will be scanned in the order given by the tables.

We now proceed to apply the $d$-algorithm. Since leading lines must have $d$ or $\bar{d}$ assigned to them, gate 1 (the fault pseudo-gate) must be assigned element 2 of its cube. We then process gates 2 and 3 choosing for each the first element in its cube for which the associated line values are consistent with lines already assigned (elements 6 and 5, respectively). Gates 4 and 5 are processed similarly with elements 13 and 1 respectively. (Note that there is no requirement that gates 4 and 5 have outputs of $d$ or $\bar{d}$, since the leading line from gate 3 alredy has value d.) Assigning element 9 to gate 6 completes
the propagation stage. Figure 2.4 shows the assignments made thus far, with the number above each gate representing the cube element assigned to that gate.

For the justification stage, we assign gate 7 with its only consistent logical cube element 1 , and then gate 8 has a unique consistent cube element 2. This gives the situation shown in Figure 2.5. But now gate 9 has no cube element which is consistent with its adjacent lines, and so the algorithm begins backtracking. Gates 8,7 , and 6 have no further consistent cube values, and gate 5 is now assigned element 2. Now gate 6 has inputs $d$ and 1 , and so cannot be assigned a cube element for which its output line the sole leading line - has value d or $\overline{\mathrm{d}}$. The algorithm backtracks to gate 5 , for which there is no further element whose unassigned input line (to a justification stage gate) takes on a logical value. Thus the algorithm backtracks to gate 4 and gives it the next available consistent cube element 14. Gate 5 now goes through its cube once more, and the first available consistent element is 9. Gate 6 is now assigned element 11, and we arrive at Figure 2.6. We enter the justification mode once more, and again gates 7 and 8 have unique element assignments 1 and 2, respectively. Now, however, gate 9 has cube element 1 consistent with the assigned lines. Symmetrically, gates 10 and 11 are assigned cube elements 2 and 1 , respectively. The algorithm now reaches the end of the gate proceeding order, and stops with all gates having consistent cube assignments as shown in Figure 2.7. The input vector ( $0,0,0,0$ ) is
therefore a test vector for the fault, as required. This completes the example.

The circuit given in this section was developed by P. R. Schneider [25], and has the property that no single path of $d$ 's and $\bar{d}$ 's is sufficient to detect the fault given. The algorithm, as just used, in fact, tried all possible ways of "sensitizing" the single path through gates $1,2,3$, and 6 , and finally applied the cube elements which produced two such paths simultaneously to produce a test vector.






## 3. Generalizations of the d-Algorithm

We describe in this section some important ways in which the d-algorithm described in Section 2 can be generalized to handle a wider class of faults and circuits. Subsection 3.1 covers more general classes of faults, including cross-wire, inductive, and simultaneous faults. Subsection 3.2 covers more general cube descriptions, including abbreviated descriptions and empirical or operational descriptions of cubes.

### 3.1 Non-classical and Simultaneous Faults

We describe in this subsection three classes of faults - cross-wire faults, gate faults, and simultaneous faults - which are not treated by the standard d-algorithm, but which are of practical concern in circuit testing.

The standard cross-wire faults were described in Subsection 1.2. We can use that description to form cubes for cross-wire "and" and "or" gates as shown in Table 3.1:

|  |  | Out |  | Inp |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 2 | 3 | 4 | 1 | 2 | 3 | 4 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | d | 1 | 0 | $\bar{d}$ | 0 |
| 0 | 1 | d | 1 | 0 | 1 | 0 | $\bar{d}$ |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| cross-wire "or" |  |  |  | cross-wire "and" |  |  |  |

Table 3.1: The cross-wire faults

A more general type of cross-wire fault frequently tested in circuits is the "Inductive" type of fault, where one wire of a set of parallel wires changes signal if both of its neighbors are the opposite signal. A d-cube for a four wire fault is given in Table 3.2, listing only the non-trivial elements.
Inputs

Any number of other types of signal switching faults can be described using this same format.

A second type of fault which can be handled in the format of the generalized d-algorithm is the gate fault. This type of fault is useful when one is faced with circuits made up of complex gates whose faulty behavior may not be attributable to simpler faults. Here one must construct a fault cube for the entire gate which reflects the faulty behavior, and then substitute for the
gate cube this fault cube. For example, suppose that the l-bit adder described in Table 2.1 was known to have as one of its more frequent faults the inclination to add 1 to 1 and produce outputs $(0,0)$. It may not be clear what in the internal circuitry of the adder has produced such a fault. It is nevertheless easy to describe the fault succinctly, as is done in Table 3.3.

| Inputs |  | Outputs |  |
| :---: | :---: | :---: | :---: |
| 1 | 2 | 3 | 4 |
| 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 0 | 1 | 0 | 1 |
| 1 | 1 | $\bar{d}$ | 0 |

Table 3.3: The cube for a faulty "l-bit adder"

By simply replacing this cube for that of the standard logic cube shown in Table 2.1 we can incorporate the fauit into any "l-bit adder" type gate which might be suspected of having this type of fault.

The final type of fault is the simultaneous fault. This is mentioned frequently in the literature as a type of fault which is difficult to incorporate into test generation algorithms. In the context of a backtracking algorithm, however, simultaneous faults can be tested with only slight modification. A simultaneous fault is actually a set of faults which occur simultaneously at various locations of the circuit. It is important to distinguish this composite fault from the individual faults themselves since a test vector for a simultaneous fault distinguishes the case when all of these
faults occur from the case where none of the faults occur. Simultaneous faults are likely to occur in equipment which is being used for the first time or which has been assembled by hand (properties frequently true of the prototype instruments developed at the Bureau of Standards), and should be available as a consideration when the circuit is malfunctioning and single fault tests fail to detect the fault.

Each single fault of the simultaneous set is furnished with the appropriate fault cube just as shown in Section 2 and this subsection. The $d$ and $\bar{d}$ signals, moreover, represent this same situation for all of the fault gates, that is, under normal operation the lines assigned $d$ have value 0 and those assigned $\bar{d}$ have value 1 for every fault gate in the simultaneous set, whereas in fault mode operation, the lines asssigned $d$ have value 1 and those assigned $\bar{d}$ have value 0 for every fault gate in the set. With the possibility of faults now occurring in tandem, it is necessary to modify the fault cubes for any fault gate whose input might be affected by another fault in the simultaneous set. This is done by extending the fault cube to allow d and $\overline{\mathrm{d}}$ inputs, and is again accomplished by a simple argument of the sort "if the faults occur,..." and "if the faults do not occur,...." We can modify, for example, the cross-wire "or" fault to allow $d$ and $d$ inputs as indicated in Table 3.4.

| Inputs |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 1 | 2 | 3 | 4 |
| 1. | 0 | 0 | 0 | 0 |
| 2. | 0 | 1 | $d$ | 1 |
| 3. | 1 | 0 | 1 | $d$ |
| 4. | 1 | 1 | 1 | 1 |
| 5. | 0 | $d$ | $d$ | $d$ |
| 6. | 0 | $\bar{d}$ | 0 | $\bar{d}$ |
| 7. | 1 | $d$ | 1 | $d$ |
| 8. | 1 | $\bar{d}$ | 1 | 1 |
| 9. | $d$ | 0 | $d$ | $d$ |
| 10. | $d$ | 1 | $d$ | 1 |
| 11. | $d$ | $d$ | $d$ | $d$ |
| 12. | $d$ | $\bar{d}$ | $d$ | 1 |
| 13. | $\bar{d}$ | 0 | $\bar{d}$ | 0 |
| 14. | $\bar{d}$ | 1 | 1 | 1 |
| 15. | $\bar{d}$ | $d$ | 1 | $d$ |
| 16. | $\bar{d}$ | $\bar{d}$ | $\bar{d}$ | $\bar{d}$ |

Table 3.4: A full d-cube for the cross-wire "or" fault

Consider the element whose inputs are $d$ and $\bar{d}$. Under normal operation the inputs would be ( 0,1 ). These would be passed through normally to the outputs, whicn would therefore also be ( 0,1 ). In the fault mode, however, the inputs would be ( 1,0 ), winich would then be altered by the simultaneous
cross-wire fault to the common outputs (1, 1). The output values for this element are therefore ( $\mathrm{d}, \mathrm{l}$ ), obtained by comparing the outputs obtained under each operating mode. Notice now that a partial cancellation has occurred, the cross-wire fault countermanding the previous fault. This effect is even more apparent in the cube element whose inputs are ( $1, \overline{\mathrm{~d}}$ ), where a complete cancellation occurs in the outputs (1, 1). It is this kind of cancellation which causes single fault tests to fail in some instances to detect those faults in the presence of other faults, and indicates the need for simultaneous fault capabilities.

To handle simultaneous faults we must also be more careful in specifying gate ordering for the backtrack algorithm in the presence of simultaneous faults. In particular, we must insure that the first fault gates processed are those gates which have no fault gates preceding them in the circuit. Call these minimal fault gates. The ordering restriction (3) of Subsection 2.3 must now be modified to read
> $3^{\prime}$. In the propagation stage, no gate is processed unless it is a minimal fault pseudogate or until at least one gate (or pseudogate) immediately preceding that gate has been processed.

Now with the modification of the fault-cubes described above, all fault gates encountered later are processed as if they were normal gates. We must also modify the propagation rule of Subsection 2.3 to allow propagation from any fault gate. The modified rule is:

> Propagation Rule': After all fault pseudogates are processed, at least one leading line must have the value $d$ or $\bar{d}$.

With these modifications the d-algorithm can do a complete analysis of a simultaneous fault condition, and will always produce a test vector if one exists.

### 3.2 Finding Faults Detected by a Given Test

Up to now, we have been dealing primarily with finding a test vector to detect a given fault. The procedure given in the Subsection 3.1 provides an interesting and efficient method for doing the converse, namely, determining which faults are detected by a given test. In testing circuits, one is more of ten interested in how broad a class of faults can be detected by a set of test vectors rather than what test will detect a single fault. We give now a quick method which determines, given a set of input vector and a fault, whether the vector tests this particular fault. Since the procedure is so efficient, it can be used effectively to test a large set of faults in turn against a given input vector, and consequently to obtain a sense of the "fault coverage" of that input vector.

The procedure works as follows. For a given input vector and fault (single or simultaneous), associate a simultaneous fault which consists of the given fault, along with a set of input-set-to faults. These "faults" occur at the input gates, but their cube is comprised of a single element whose output value is the desired value of the input. Thus they do not contribute a d or $\overline{\mathrm{d}}$ to the system, but instead merely set the input line to its appropriate value. Since the input gates are considered to be fault gates, however, the d-algorithm will always process these gates first. From this point on, the elements of the rest of the gates-including the fault pseudo-gates-are determined uniquely. Therefore in one pass through the gates (entirely in the
propagation stage) the algorithm determines whether a $d$ or $\bar{d}$ appears at an output, i.e., whether the given input values detect the given fault.

The fault testing procedure given above is easily implemented within the context of the d-algorithm as presented. It is part of the FORTRAN Code developed, and is illustrated in Section 5.

### 3.3 Generalized Cubes

There are three special techniques for constructing and modifying cubes which can improve both the applicability and the efficiency of the d-algorithm. The first technique is the use of extra symbols to denote "unassigned" line values. These allow, when possible, the delaying of assignments of values to certain non-critical lines until later in the backtrack, so that greater freedom can be exercised in choosing values when the lines become critical. The use of this technique in the d-algorithm can improve efficiency substantially. The second technique is the use of empirical rather then logical descriptions of gates to construct d-cubes for those gates. This allows not only the capability of describing circuits on a variety of levels, but also permits the limiting of gate operation to reflect the environment in which the gate or circuit is used which again yield an improvement in efficiency of the algorithm. The final technique is a fast cube search and element retrieval, based on a compressed data structure for storing the d-cube. This final improvement we leave until Section 4 , since it is essentially an implementational rather then algorithmic feature.

As mentioned in Subsection 2.1, one of the most critical feature of a backtrack algorithm is the number of elements in each of the decision lists, since a complete backtrack sequence considers a number of decision configurations equal to the product of the length of the individual decision lists. One way to decrease the number of elements in a $d$-cube is to combine several elements into one. This is accomplished by using line values which represent a delayed non-assignment for that line. The simplest
example of this, and one which we have incorporated into the code, is based on the fact that an "or" gate which has one of its inputs assigned the value 1 will always have its output assigned value 1 regardless of the other input. Thus if we assign a 1 to either of the inputs, we can process many of the succeeding gates without knowing immediately the value of the other input. We therefore give the other input an "unassigned" value, say -1 , which is changed to a value of $0,1, d$, or $\bar{d}$ only when necessary later in the backtrack. This decreases the size of the $d$-cube for that "or" gate from sixteen elements to eleven as shown in Table 3.5:

| Inputs |  | Outputs |
| :---: | :---: | :---: |
|  | 1 | 1 |
|  | -1 | 1 |
| 0 | 0 | 0 |
| 0 | d | d |
| 0 | $\bar{d}$ | $\bar{d}$ |
| d | 0 | d |
| d | d | d |
|  | $\bar{d}$ | 1 |
| $\bar{d}$ | 0 | $\overline{\text { d }}$ |
|  | d | 1 |
|  | $\bar{d}$ | $\bar{d}$ |
|  | -1 $=$ | ned |

Table 3.5: A reduced d-cube for the "or" gate

The -1 value assigned to the input line is reassigned when the output of the gate preceding that line is finally assigned. A further, and more elaborate, reduction can be made by assigning "partially unassigned" values to gates. These are assignments to a certain subset of inputs and outputs which are left unassigned, but for which an assignment of a value for one line will dictate the values assigned to every other line in that subset. Again, taking the "or" gate as an example, suppose a value of 0 is assigned to one of the inputs to that gate. Now the output will always have a value equal to that of the other input, regardless of what value is given to that input. We can therefore leave the values of these two lines unassigned with the restriction that they must be given equal values when they are finally assigned. The d-cube now needs only seven elements as shown in Table 3.6:

| Inputs |  |
| :---: | :---: |
| 0 | -1 |
| 1 | -1 |
| -1 | 0 |
| -1 | 1 |
| -1 | -1 |
| $d$ | -1 |
| $\bar{d}$ | $d$ |

All lines assigned -1 must be given the same value

Table 3.6: A further reduced d-cube for the "or" gate

We can also handle the case where a pair of lines must have opposite values. The "not" gate for example always has as its output the complement of the input, 1 and 0 being complements of each other, and $d$ and $\bar{d}$ being complements of each other. We can therefore leave the input and output of this gate unassigned with the restriction that they must be given complementary values when they are finally assigned. We can use the symbols two symbols -1 and -2 to represent this condition in the $d$-cube, by requiring that each line with a -1 in the cube must be given the same value when they are assigned, and each line with -2 in the cube must be given the complementary value to those with -1. Using this convention, we reduce the "not" $d$-cube to exactly one element, as shown in Table 3.7:

| Input |  |
| :---: | :---: |
| -1 | Output |
| -2 |  |

Table 3.7: A reduced cube for the "not" gate

By careful manipulation of these complementary unassigned symbols we can make substantial reductions in the size of more complex gates. Table 3.8 gives complete d-cubes for the "or" and "l-bit adder" gates, both of which have only six elements.

| Inputs |  | Outputs$3$ | Inputs |  | Out puts |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 2 |  | 1 | 2 | 3 | 4 |
| 0 | -1 | -1 | 0 | -1 | 0 | -1 |
|  | -1 | 1 | 1 | -1 | -1 | -2 |
| -1 | 0 | -1 | -1 | 0 | -1 | 0 |
| -1 | 1 | 1 | -1 | 1 | -1 | -2 |
|  | -1 | -1 |  | -1 | -1 | 0 |
|  | -2 | 1 | -1 | -2 | 0 | 1 |
| "or" |  |  | "l-bit adder" |  |  |  |

Table 3.8: Reduced cubes for the "or" and "1-bit adder" gates

The backtrack algorithm needs only to keep track of each set of unassigned lines whose elements must take the same value along with the complementary set whose elements must take the complementary value, merging sets if necessary when a common element occurs in both sets. It assigns all of the lines in a pair of complementary sets simultaneously whenever any one line is given a value, and backtracks when it detects inconsistencies occurring when two lines from the same set are assigned complementary values, or when lines in complementary sets are assigned the same value. Although the necessary structures to maintain this are fairly simple, we dispense with the details in this report, as it is not operational in the current version of the code.

The final part of this subsection will be spent describing the ways in which cubes can be constructed using empirical data on gate operation. Not only can this allow more general gate types to be developed, but it can also provide the user with a method of directing the search for test vectors by restricting gate operation according to his perception of the operation of the circuit.

Suppose, for example, it is desired to test a circuit which contains a 4-bit adder, whose eight inputs comprise two 4-bit numbers, and whose output is their 5-bit sum. A full non-reduced $d$-cube for this adder would require $4^{8}=$ 65,536 elements. Although it may be feasible to store this many elements, it is unlikely that the d-algorithm would be practical on a circuit containing many 4-bit adder type gates. What a user of the d-algorithm needs to do in this situation is to review the environment in which the adder is used and choose a subset of elements which are most likely to occur in the operation of the circuit. Thus, he might conclude that numbers greater than 4 are unlikely to be processed by certain of these adders, or that the numbers processed by some adders are always in multiples of 4 , thereby allowing him in either case to decrease cube size to $4^{4}=256$ elements. He may have gates of which he does not have or does not desire to obtain complete information, and therefore may be reduced to describing only a limited operation of the cube. Again, simply by listing those elements for which he has some knowledge, or which are critical to circuit operation, he thereby obtains a limited but accurate operating description for that gate.

Restricted gate descriptions have the further property that they can be used to determine certain faults to be "non-critical" in the operational environment of a circuit. Consider, for example, the l-bit adder whose gate configuration is shown in Figure 1.1 and for which it is desired to find a test vector to detect a stuck-at-l fault in the line between the "or" gate and its succeeding "and" gate. If it is known that the first input gate of this circuit is always set tc 1 when the circuit is in normal operation, then the
stuck-at-fault given above is undetectable, since it can never be given a 0 input. Such a fault is therefore not necessary to test in order to declare the circuit fault free, since the situation under which the fault is critical never arises.

The use of restricted cubes, it can be seen, allows a potentially rewarding dialogue between the designer of a circuit and the tester of that circuit. With the designer's knowledge of the operating environment and characteristics of the circuit, and the tester's knowledge of the operation of the d-algorithm, a battery of tests can be built for a circuit which efficiently and effectively demonstrates both the design integrity and the operating capabilities of that circuit.

This section presents the techniques which can be employed in implementing the d-algorithm in order to improve its efficiency. Subsection 4.1 outlines the ordering schemes which were used to process gates in the backtrack algorithm, along with the advantages and disadvantages of each. Subsection 4.2 deals with a method of coalescing gates into components, allowing for efficient use of repeated gate groupings. Subsection 4.3 gives a specific data structure for cubes which improves cube searches and at the same time reduces storage requirements.

A FORTRAN code which incorporates many of the implementation ideas given in this Section, and has, as well, the capabilities of generalization given in the previous section. A listing of the code is available from the authors. The code is capable of handling general fault and gate cubes, as well as simultaneous faults. It can test an input to find detectable faults (Subsection 3.2), form components (Subsection 4.2 ) and run several orders of gate ordering for the backtrack. One has to note, however, that many of these capabilities involve changes or additions in the code itself, since they are too cumbersome and confusing to be effective as a user option. The specific user capaoilities are cutlined in the appendix. It is virtually impossible to use many of the features of the generalized d-algorithos, however, without a firm knowledge of the concepts underlying these generalizations, and many of these could not be included as standard
specifications of the code. What was not incorporated in the present form of the code was any sequential capabilities, of the more elaborate reduced cube schemes (Subsection 3.3), and the compressed data structure (Subseceion 4.3). These are left for future development.

### 4.1 Ordering Schemes for Gate Processing

The restrictions given in Section 2 for the order in which the d-algorithm processes gates still allows a great deal of flexibility in gate ordering. We give four schemes for gate processing which have different effects on the flow of the d-algorithm. They are called the depth-first ordering, the breadthfirst ordering, the restricted depth-first ordering, and the restricted breadth-first ordering. They all follow the basic ordering rules given in Subsection 2.3, namely, processing first fault gates, then gates forward of fault gates, and finally gates behind fault gates, and never processing a gate until the appropriate adjacent gate is processed. To do this, a general search procedure requires the maintenance of two lists, the propagation elgibility list (PEL) and the justification elegibility list (JEL), which contain gates elegible in the respective phase according to the restrictions given in Subsection 2.3. Both lists are initially empty, and the general search procedure is as follows.
(1) Place the fault gate (or minimal fault gates) on PEL.

Propagation stage--while PEL is nonempty, perform the following:
(2) Choose a gate $G$ from PEL and process that gate.
(3) Place into PEL all unprocessed gates that are on an output ine of $G$ and place into JEL all unprocessed gates that are on an input line of $G$.
(4) Mark G processed, and delete it from PEL.

When PEL is empty, the propagation stage is completed, and the justification stage begins.

Justification stage--while JEL is nonempty, perform ( $2^{\prime}$ ), ( $3^{\prime}$ ), and ( $4^{\prime}$ ) on JEL:

2' Choose a gate $G$ from JEL and process that gate.
3' Place into JEL all unprocessed gates that are on an input line of $G$. 4' Mark G processed and delete it from JEL.

When JEL is empty the justification stage is complete.
Any ordering which follows the above general format satisifies the basic requirements of gate ordering in the d-algorithm. The details of how to place and remove elements from PEL and JEL are what differentiate the four ordering schemes given above. The ordering schemes are:

> Depth-first search - gates are inserted and removed from the top of the lists (LIFO list maintenance).

Breadth-first search - gates are inserted at the bottom of the lists and removed from the top of the lists (FIFO list maintenance).

Restricted breadth-first and depth-first search:
Propagation stage - The gate processed is the topmost gate in PEL for which all input lines coming from propagation stage gates have been assigned values.

Justification stage - The gate processed is the topmost gate in JEL for which all output lines going to justification phase gates have been assigned values.

Roughly speaking, depth-first search attempts to assign values to the outputs (or inputs) as fast as possible, whereas breadth first search keeps as broad a base as possible in which to choose new adjacent gates. Restricted search is a modification which holds processing of a gate until all lines on "one side" of the the gate are either assigned values or will never be assigned in that phase. Thus it could be considered a "local breadth-first search" rule.

Restricted searches also allow for a quicker search of the d-cube, since the data can often be keyed to input or to output values (see Subsection 3.3). It is a non-trivial fact that, in any circuit without feedback, there is always a way of ordering the gates so that a restricted search is possible.

The algorithm as coded is capable of using any of these four search procedures given. We have found thus far that the most efficient option is to use nonrestricted depth first search in the propagation stage and restricted breadth first search in the justification stage. The reasoning for this option is that in the propagation stage the most important goal is to drive a d or $\overline{\mathrm{d}}$ to the outputs, hence to employ an unrestricted depth-first search, whereas in the justification stage the most important goal is to maintain logical consistency, hence to employ a restricted breadth first search. Some limited testing seems to bear out this option.

### 4.2 Component Formation

VLSI's today tend to be made up of components, that is, devices which are used as single units but which comprise internally a system of simpler logical gates, that is, "circuits-within-circuits." There may be many identical components in a circuit, and therefore some initial pre-processing of these components can save time when the algorithm must repeatedly process identical components. The preprocessing performed consists of producing a d-cube for the set of gates in the component so as to treat that component as a single gate. The algorithm then removes the gate system and replaces it by the newly created component/gate.

Creating the $d$-cube associated with a component involves a complete enumeration of all the possible input vectors and determining the output vector of the component for each of these input vectors. The method of determining the output values for a specific input vector is essentially that of applying the d-algorithm to a smaller circuit with input gates set to the appropriate values. Since cube construction requires only the forward propagation drive mechanism, the algorithm for determining logic cube values can be made faster than the general d-algorithm.

Restrictions on the use of components in place of gate systems are the following:

1. All gates in the component must be contiguous, that is must form a connected set of gates within the circuit.
2. The ordering of gates in a component must be consistent with all other components of the same type.
3. Faults may not be contained in any one of the listed components. Because of restriction 3 , separate consideration of a fault within an individual component necessitates removal of that component from the list, and treating it separately. The main advantage of component formation is the reduction in number of backtracks the algorithm must performs before locating a fault finding test vector. Having determined the internal logic of the component once, the algorithm is not required to re-discover the logic upon encountering each component. Component formation also illustrates the important "macro" capabilities available for the d-algorithm as generalized in this paper. Using component formation, together with the restricted cubes outlined in Subsection 3.2 , cubes for large components can be constructed which enable the d-algorithm to find test-vectors more efficiently when large components are being used in quantity.

### 4.3 Data Structures for d-Cubes

The most expensive structure to maintain and process in the d-algorithm is the d-cube itself. For a reasonably complex gate the cube may be enormous, and the cost in both storing and retrieving data for the cube is a big consideration in constructing the code for the d-algorithm. One method which can save both storage and retrieval time is to "pack" the input and output data each into a single integer element. In particular, if we represent $0,1, d$, and $\bar{d}$, respectively, as $00,01,10,11$ (in binary), then the input and output values can each be represented by a single integer comprised of the concatenation of the individual values. The d-cube is then stored as a single-valued array, whose index number is the integer corresponding to the input values and whose value is the integer corresponding to the output values. As an example, the full d-cube for the cross-wire "or" fault can be derived directly from Table 3.4 and is shown in Table 4.1.

| Input | Output | Input | Output | Input | Output |  | Input | Output |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1. | 0 | 0 | 3. | 4 | 7 | 9. | 8 | 10 | 13. |
| 2. | 12 | 6 |  |  |  |  |  |  |  |
| 5. | 2 | 13 | 4. | 5 | 5 | 10. | 9 | 9 | 14. |
| 6. | 13 | 5 |  |  |  |  |  |  |  |
| 3 | 3 | 7. | 6 | 6 | 11.10 | 10 | 15. | 14 | 6 |

Table 4.1: Storing the d-cube for the cross-wire "or" fault

The inputs ( $\bar{d}, 1$ ) for instance, correspond to the integer $1101=13$, and the corresponding output integer $5=0101$ corresponds to the outputs ( 1,1 ).

If stored as the four line values indexed by the cube element number, the $d^{-}$ cube for this gate would take $16 \times 4=64$ words of storage. By using the "packed" scheme, we have reduced the storage to an array of only 16 elements. Furthermore, the time taken for a cube search can decrease dramatically when some of the inputs are already known. For example, if the gate given above, when processed had its second input already assigned $d=10$, then the search indices reduce to $4 i+2$ for $i=1,2,3,4$, that is, $2,6,10$, and 14 . Rather than scanning each element of the cube until a match is found, the algorithm can now reference the above four indices directly, thus reducing the number of search calls four-fold.

For retrieval purposes, this packed format works best in the propagation stage, when one or more inputs have been assigned values. It is especially fast when restricted search is employed, since now most of the gates processed have all of their inputs assigned values, and as a result the packed array is only referenced once. One can think of reordering the cube so that cube elements can be retrieved by their output values instead of their input values. This would work particularly well in the justification stage, where one or more output values have been assigned values when the gate is processed. Unfortunately, an output value may correspond to more than one input value.

To employ the search technique described above, it would be necessary to group the inputs which correspond to a given output and have the output integer reference this list. The resulting data structures would be somewhat more cumbersome, but could still save time over a sequential cube search. The compressed data structure was not incorporated into the current code.

Journal articles:
[1] Abraham, J. A. and D. D. Gajski (1981), "Design of Testable Structures Defined by Simple Loops", IEEE Transactions on Computers C-39 pp. 875-883.
[2] Abramovici, M. (1982), "A Hierarchical, Path-Oriented Approach to Fault Diagnosis in Modular Combinatorial Circuits", IEEE Transactions on Computers, C-31, pp. 672-676.
[3] Abramovici, M. and M. Breuer (1980), "Multiple Fault Diagnosis in Combinatorial Circuits Based on Cause-Effect Analysis", IEEE Transactions on Computers $\mathrm{C}-26$, pp. 451-460.
[4] Acken, C. (1981), "A Mathematical Model of Digital Systems", Proceedings of the 24 th Midwest Symposium on Circuits and Systems.
[5] Agarwal, V. K. and A. S. F. Fung (1981), "Multiple Fault Testing of Large Circuits by Single Fault Test Sets", IEEE Transactions on Computers C-30, pp. 855-865.
[6] Armstrong, D. B., (1966), "On Finding a Nearly Minimal Set of Fault Detection Tests for Combinatorial Logic Nets", IEEE Transactions on Electronic Computers EC-15, pp. 66-73.
[7] Bossen, D. C . and S. J. Hong, (1971), "Cause-Effect Analysis for Multiple Fault Detection in Combinatorial Networks, IEEE Transactions on Computers, Vol C-20, pp. 1252-57.
[8] Dandapani, R. and S. M. Reddy (1974), "On the Design of Logic Networks with Redundacy and Testability Considerations", IEEE Transactions on Computing C-23, pp. 1139-1149.
[9] Du, M-W. and C. D. Weiss (1973), "Multiple Fault Detection in Combinatorial Circuits: Algorithms and Computational Results, " IEEE Transactions on Computers C-22, pp. 235-240.
[10] Eldred, R. (1959), "Test Routines Based on Symbolic Logic Statements", Journal of the Association for Computing Machinery, Vol. 6, PP. 33-36.
[11] El-zig, Y. M. and S. Y. H. Su (1982), "Fault Diagnosis of MOS Combinatorial Networks, IEEE Transactions on Computers C-31, pp. 129-139.
[12] Fujiwara, H. and K. Kinoshita (1981), "A Design of Programmable Logic Arrays with Universal Tests, IEEE Transactions on Computers C-30, pp. 823-826.

Goldstein, L. H., (1979), "Controllability/Observability Analysis of Digital Circuits", IEEE Transactions on Circuits and Systems, Vol. CAS-26, pp. 685-693.
[14] Gray, F. G. and J. F. Meyer, (1970), "Locatability of Faults in Combinatorial Networks, IEEE Transactions on Computers C-20, pp 1407-1412.
[15] Kime, C. R., (1979), "Sequential Test Generation", IBM Technical Disclosure Bulletin, N20, pp. 3332-3336.
[16] Leedy, T. F. (1979), Large Scale Integration Digital Testing Annotated Bibliography 1969-1978, NBS Technical Note 1102, U.S. Department of Commerce/Bureau of Standards, Washington, D.C.
[17] Mallela, S. and G. M. Masson (1978), "Diagnosable Systems for Intermittent Faults, " IEEE Transactions on Computers C-27, pp. 560-566.
[18] Ostapko, D. L. and S. J. Hong, (1979), "Fault Analysis and Test Generation for Programmable Logic Arrays (PLA's)", IEEE Transactions on Computers C-28, pp. 617-626.
[19] Roth, J. P. (1966), "Diagnosis of Automata Failures", IBM Journal of Research and Development 10, pp. 278-291.
[20] Roth, J. P., (1978), "Improved Test-Generating D-algorithm", IBM Disclosure Bulletin, Vol. 20, pp. 392-294.
[21] Roth, J. P., (1978), "Sequential Test Generation", IBM Technical Disclosure Bulletin, N 20, Pp 3332-3336.
[22] Roth, J. P., W. G. Bourilions, and R. Schneider, (1972), "Programming Algorithms to Compute Tests to Detect and Distinguish Failures in Logic Circuits", IEEE Transactions on Computers C-21, pp. 404-471.
[23] Russell, J. D. and C. R. Kime, (1971), "Structural Factors in the Fault Diagnosis of Combinatorial Networks," IEEE Transactions on Computers C-20, pp. 1276-1285.
[24] Schertz, D. R. and G. Metze, (1971), "Locatability of Faults in Combinatorial Networks, IEEE Transactions on Computers C-20, pp. 1407-1412.
[25] Schneider, P. R. "On the Necessity to Examine D-chains in Diagnostic Test Generation - An Example", IBM Journal of Research and Development, Vol. 11, p. 114.
[26] Short, R. A. and J. Goldberg, (1971), "Soviet Progress in the Design of Fault-Tolerant Digital Machines", IEEE Transactions on Computers C-20, pp. 1337-1352.
[27] Suk, D. S. and S. M. Reddy (1980), Test Procedures for a Class of Pattern-Sensitive Faults in Semiconductor Random-Access Memories, IEEE Transactions on Computers C-29, pp. 410-429.
[28] Thatte, S. M. and J. A. Abraham, (1980), "Test Generation for Micro processors, IEEE Transactions on Computers C-29, pp. 429-441.
[29] Visvanathan, V., A. Sangiovanni-Vincentelli, and R. Sacks (1981), Diagnosability of Nonlinear Circuits and Systems", IEEE Transactions on Computers C-30, pp. 889-904.
[30] Williams, T. W. and K. P. Parker, (1982), "Design for Testability - A Survey", IEEE Transactions on Computers, Vol. C-31, p 2-15.
[31] Yam, S. S. and Y-S. Tang, (1971), "An Efficient Algorithm for Generating Complete Test Sets for Combinatorial Logic Circuits, IEEE Transactions on Computers C-20, pp. 1245-1251.

Books:
[32] Breuer, I. and A. P. Friedman (1976) Diagnosis and Reliable Design of Digital Systems, Computer Science Press, Potomac, Maryland.
[33] Chang, H. Y., E. Manning, and G. A. Metze (1970), Fault Diagnosis of Digital Systems, Wiley-Interscience, New York.
[34] Friedman, A. D. and P. R. Menon, (1971), Fault Detection in Digital Circuits, Prentice Hall, New Jersey.
[35] Roth, J. P. (1980), Computer Logic, Testing, and Verfication, Computer Science Press, Potomac, Maryland.

Journal issues devoted to fault testing and prevention:
[36] IEEE Transactions on Computers C-20, November 1971
[37] IEEE Transactions on Computers C-22, March 1973
[38] IEEE Transactions on Computers C-23, July 1974
[39] IEEE Transactions on Computers C-24, May 1975
[40] IEEE Transactions on Computers C-25, June 1976
[41] IEEE Transactions on Computers C-27, June 1978
[42] IEEE Transactions on Computers C-29, June 1980
[43] IEEE Transactions on Computers C-30, Nov. 1981
[44] IEEE Transactions on Computers C-31, July 1982
Conference Proceedings:
[45] Digest of the 1971 Symposium on Fault Tolerant Computing, Pasaidena, CA, IEEE Computer Society, Mar., 1971.
[46] Digest of the 1972 Symposium on Fault Tolerant Computing, Newton, MA, IEEE Computer Society, June, 1972.
[47] Digest of the 1973 Symposium on Fault Tolerant Computing, Palo Alto, CA, IEEE Computer Society, June, 1973.
[48] Digest of the 1974 Symposium on Fault Tolerant Computing, Urbana, IL, IEEE Computer Society, June, 1974.
[49] Digest of the 1975 Symposium on Fault Tolerant Computing, Paris, France, IEEE Computer Society, June, 1975.
[50] Digest of the 1976 Symposium on Fault Tolerant Computing, Pittsburgh, PA, IEEE Computer Society, June, 1976.
[51] Digest of the 1977 Symposium on Fault Tolerant Computing, Los Angeles, CA, IEEE Computer Society, June, 1977.
[52] Digest of the 1978 Symposium on Fault Tolerant Computing, Toulouse, France, IEEE Computer Society, June, 1978.
[53] Digest of the 1979 Symposium on Fault Tolerant Computing, Madison, WI, IEEE Computer Society, June, 1979.
[54] Digest of the 1980 Symposium on Fault Tolerant Computing, Kyoto, Japan, IEEE Computer Society, June, 1980.
[55] Digest of the 1981 Symposium on Fault Tolerant Computing, Santa Monica, Ca, IEEE Computer Society, June, 1981.
[56] Digest of the 1982 Symposium on Fault Tolerant Computing, Portland, ME, IEEE Computer Society, June, 1982.

## Appendix: Code and Sample Output

The d-algorithm was implemented on the UNIVAC 1108 in ANSl FORTRAN77.* The capabilities of the compiled code are documented in the program teat. The code processes nine gate types (AND, OR, NOT, NAND, NOR, exclusive OR as well as input gates, output gates, and dummy gates), four fault types (stuck-at and cross-wire faults) and the input setting feature (Subsection 3.2). It can form components from a given set of gates, creating a new cube and replacing the component gates with the component in the circuit. The user can specify the number of test vectors to be found for a given fault. Also included are two parameters specifying the minimum number of leading lines which are allowed to have the values $d$ or $\bar{d}$ (called sensitized paths in the code). These allow the user to test a circuit just constructed by setting the inputs and observing the resulting outputs for correct logic, or to find which faults are detected by a particular test vector (Subsection 3.2). In any case it may be desired to have only logical circuit values, and so the minimum number of sensitized paths could be zero. Setting an upper limit on the number of sensitized paths permits the algorithm to act as a path sensitization algorithm (Subsection 1.3) or otherwise limits the extent to which faults are propogated through the system.

There are also several parameters in the program which can easily be reset to broaden the capabilities of the algorithm. The algorithm has a DEBUG flag, which when set allows the user to see each step of the backtrack. The number

[^0]and size of gates can be changed，and new gates can be inserted by developing the cube and putting it into the program in the format specified．The algorithm currently uses restricted depth first gate orderings in the propogation stage and restricted breadth－first ordering in the justification stage，but these can also be changed by reordering the appropriate indices．

The output streams for six test runs appear in this Appendix．These runs illustrate the narrow features of the code．They were all performed on the arithmetic logic unit circuit shown in Figure A．l．It is made up of NOT，AND， NAND，and NOR gates as indicated．The multi－input gates were decomposed into the appropriate 2－input gates．Then faults were treated in the runs，and they are indicated in the figure．Faults 非1 and 非2 are stuck－at－0 faults，and Fault $⿰ ⿰ 三 丨 ⿰ 丨 三 ⿻ ⿻ 一 ㇂ ㇒ 丶 𠃌 灬 丶 ~ i s ~ a ~ c r o s s-w i r e ~ A N D ~ f a u l t . ~ T h e ~ f i r s t ~ t h r e e ~ r u n s ~ f o u n d ~ s e v e r a l ~ t e s t s ~$ each for Fault $⿰ ⿰ 三 丨 ⿰ 丨 三 一 1, ~ u s i n g ~ t h r e e ~ l e v e l s ~ o f ~ c o m p o n e n t ~ f o r m a t i o n: ~ R u n ~ " 1 ~ h a d ~ n o ~$ components formed，Run 非2 had the sets of circled gates in the figure coalesced into a component，and Run $⿰ ⿰ 三 丨 ⿰ 丨 三 一$ 3 had the set of circled and squared gates in the figure coalesced into components．The amount of time needed to form components is indicated（in milliseconds）at the top of each run． Component formation was limited primarily by the size of the d－cube which had to be produced，and larger component formation will probably have to be accompanied by a substantial paring of the d－cube by the user（Subsection 3．3）．A very surprising phenomena is that the cube formation implementd in this algorithm actually slows down the backtrack，as indicated by the TIME FOR COMPUTATION which accompanies the output（also in milliseconds）．This is probably due to the increase in time for searching the very large cubes produced，and also to the loss of control of the internal gates of the cube．

If component formation is to speed up the backtrack，then more sophisticated search mechanisms will have to be employed．Note that after the first test vector was found，finding additional test vectors is very inexpensive．Run $\#_{4}$ tested the input found in Run $\mathbb{N}_{1}$ against Fault 非1．This shows the checking capabilities of the code（Subsection 3．2）．Notice the time to check a test is in hundredths of a second，as opposed to several seconds to find a test．

Runs $⿰ ⿰ 三 丨 ⿰ 丨 三 一$ 5 and 非6 show the simultaneous fault capabilities of the code．A run was first made for Fault \＃2 alone，and the test vector and resulting line values are shown in Figure $A-2$ ．When Fault $⿰ ⿰ 三 丨 ⿰ 丨 三 一$ 3 is also present the input vector shown will detect neither fault，for the cross－wire fault nullifies the stuck－at fault．When the program was run on the two faults simultaneously， however，a new input is produced which does in fact test the fault，and the resulting line values are shown in Figure A－3．

One final note about the testing of the code．The d－algorithm，due to its inherent intractibility，can perform very badly even on a circuit such as the one tested．An example is the seven－fold jump in computation time between the single and simultaneous faults in Runs $\# 5$ and $\# 5$ ．There were，moreover， faults tested on this circuit which would not yield test vectors in the CPU time alloted（usually 5 to 10 minutes）．Thus it is difficult to make statements of the efficiency of a program such as this，and also indicates that substantial improvements can be made in running times by adding good heuristics to the algorithm．



Figure A. 2: Single fault test vector


Figure A. 3: Multiple fault test vector

TIME USED TO FORM COMPONENTS IS O

FAULT RUN NUMBER 1
faults
gate type of fault
125.. LINE 3 OF GAIE................ 44..STUCX-AT-0
gate assignments
GT TP ADJACENT PINS

| 1 | 1 | 1 |  |  |
| ---: | ---: | ---: | ---: | ---: |
| 2 | 1 | 2 |  |  |
| 3 | 1 | 3 |  |  |
| 4 | 1 | 4 |  |  |
| 5 | 1 | 5 |  |  |
| 6 | 1 | 6 |  |  |
| 7 | 1 | 7 |  |  |
| 8 | 1 | 8 |  |  |
| 9 | 1 | 9 |  |  |
| 10 | 1 | 10 |  |  |
| 11 | 1 | 11 |  |  |
| 12 | 1 | 12 |  |  |
| 13 | 1 | 13 |  |  |
| 14 | 1 | 14 |  |  |
| 15 | 4 | 5 | 15 |  |
| 16 | 4 | 7 | 16 |  |
| 17 | 4 | 9 | 17 |  |
| 18 | 4 | 11 | 18 |  |
| 19 | 4 | 13 | 19 |  |
| 20 | 5 | 1 | 5 | 20 |
| 21 | 5 | 6 | 20 | 21 |
| 22 | 5 | 6 | 2 | 22 |
| 23 | 5 | 15 | 22 | 23 |
| 24 | 8 | 21 | 23 | 24 |
| 25 | 5 | 3 | 15 | 25 |
| 26 | 5 | 4 | 5 | 26 |
| 27 | 3 | 6 | 27 |  |
| 28 | 6 | 25 | 26 | 28 |
| 29 | 8 | 27 | 28 | 29 |
| 30 | 5 | 7 | 1 | 30 |
| 31 | 5 | 8 | 30 | 31 |
| 32 | 5 | 8 | 2 | 32 |
| 33 | 5 | 16 | 32 | 33 |
| 34 | 8 | 31 | 33 | 34 |
| 35 | 5 | 16 | 3 | 35 |
| 36 | 5 | 4 | 7 | 36 |
| 37 | 3 | 8 | 37 |  |
| 38 | 6 | 35 | 36 | 38 |
| 39 | 8 | 37 | 38 | 39 |
| 40 | 5 | 9 | 1 | 40 |
|  |  |  |  |  |

## sout



## JOUT

| 99 | 8 | 97 | 98 | 99 |
| ---: | ---: | ---: | ---: | ---: |
| $\cdots 100$ | 11 | 44 | 49 | 109 |
| 101 | 5 | 14 | 54 | 101 |
| 102 | 5 | 19 | 101 | 102 |
| 103 | 5 | 55 | 19 | 103 |
| 104 | 8 | 102 | 103 | 104 |
| 105 | 11 | 54 | 59 | 105 |
| 106 | 7 | 14 | 19 | 106 |
| 107 | 4 | 69 | 107 |  |
| 108 | 4 | 73 | 108 |  |
| 109 | 6 | 107 | 108 | 109 |
| 110 | 11 | 77 | 90 | 110 |
| 111 | 11 | 91 | 99 | 111 |
| 112 | 11 | 100 | 104 | 112 |
| 113 | 11 | 105 | 106 | 113 |
| 114 | 5 | 110 | 111 | 114 |
| 115 | 5 | 112 | 114 | 115 |
| 116 | 5 | 113 | 115 | 116 |
| 117 | 2 | 69 |  |  |
| 118 | 2 | 76 |  |  |
| 119 | 2 | 109 |  |  |
| 120 | 2 | 110 |  |  |
| 121 | 2 | 111 |  |  |
| 122 | 2 | 112 |  |  |
| 123 | 2 | 113 |  |  |
| 124 | 2 | 116 |  |  |
| 125 | 22 | 117 | 44 |  |

PIA ASSIEAMENTS
PIN AOJACENT GATES



JOUT


LEVELLING
ELEVEL =
SCANHING SEQUENCE

| 125 | 100 | 112 | 122 | 95 | 96 | 93 | 94 | 98 | 99 | 111 | 121 | -82 | -83 | 84 | 79 | 80 | 81 | 88 | 89 |
| ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: |
| 90 | 110 | 120 | 114 | 115 | 116 | 124 | 75 | 76 | 118 | 71 | 72 | 73 | 108 | 65 | 66 | 69 | 117 | 107 | 109 |
| -119 | 44 | 104 | 92 | 97 | 91 | 78 | 86 | 87 | 77 | 113 | -74 | 70 | -64 | -68 | 41 | 43 | 102 | 103 | 85 |
| 105 | 59 | 57 | 58 | 106 | 19 | 13 | 63 | 49 | 47 | 48 | 67 | 40 | 42 | 10 | 45 | 17 | 46 | 101 | 54 |
| 14 | 51 | 53 | 55 | 56 | 50 | 18 | 52 | 12 | -62 | -34 | -31 | 33 | -30 | 32 | 60 | 29 | 27 | 28 | 61 |
| 39 | 24 | 37 | 8 | 38 | 21 | 23 | 9 | 11 | 35 | 16 | 36 | 7 | 20 | 1 | 22 | 2 | 6 | 25 | 3 |

## LEAOFL

| -- 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | -14 | 15 | 16 | 17 | 18 | 19 | 20 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 21 | 22 | 23 | < 4 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 36 | 35 | 36 | 37 | 38 | 39 | 40 |
| 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 50 | 51. | 52 | 53 | 54 | 55 | 53 | 57 | 58 | 59 | 60 |
| 61 | 62 | 63 | 64 | 65 | 66 | 67 | 68 | 69 | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | 80 |
| 81 | 82 | 83 | 84 | 85 | 86 | 87 | 88 | 89 | 90 | 21 | .... 92 | 93 | -94 | 95. | 96. | 97 | 98 | 99 | 100 |
| 101 | 102 | 103 | 104 | 105 | 106 | 107 | 108 | 109 | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 |  |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 35 | 0 | 0 | 0 | 0 | 0 | -0 | $Q$. | . Q | . 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 0 | 36 | 37 | 0 | 0 | 39 | 0 | 32 | 33 | 34 | 0 | 29 | 0 | 0 | 0 | 17 | 18 |
| 19 | 14 | 95 | 19 | 0 | 0 | 0 | 20 | 21 | 22 | 0 | 0 | 8 | 9 | 6 | 9 | 0 | 10 | 11 |  |

JOUT


NUMEER OF TESTS =

IIME FOR VECTOR COMPUTATION IS
13285

TEST NUMEER 1
Pin values

| PIN | 1 | 2 | 3 | 6 | 5 | 6 | . 2. | 8 | -8. | . 20 | 21 | 12 | . 83 | -. 94 |  | - 16 | 17 | 18 | 19 | 20 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 | 40 | 61 |
| $\pm$ | 43 | 44 | 45 | 46 | 47 | 48 | -49 | 50 |  | - 52 | -. 53 | .-54 | - 5.5 | 56. | 57 | 58 | 59 | 60 | 61 | 62 |
| ? | 64 | 65 | 66 | 67 | 68 | 69 | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | 80 | 81 | 82 | 83 |
| 1 | 85 | 86 | 87 | 88 | 89 | 90 | 91 | 92 | 93 | 94 | 95 | 96 | 97 | 98 | 99 | 100 | 101 | 102 | 103 | 104 |
| $i$ | 106 | 107 | 108 | 109 | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 |  |  |  |  |  |  |  |  |
| VAluE- | - 0 | 0 | 0 | 1 | - 1. | 1 | 0 | 0 | 1 | 0 |  | 0 | 0 | -1 | 0. | 1 | 0 | 1 | 1 | 0 |
|  | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
|  | 0 | 3 | 0 | 1 | 0 | 1 | 0 |  |  |  |  | - 1 | - 0 | -0 | 0 | 0 | - 1 | 0 | 1 | 1 |
|  | 1 | 3 | 3 | 1 | 1 | 0 | 1 | 3 | 3 | 2 | 1 | 3 |  | 1 | 0 | 0 | 0 | 0 | 3 | 3 |
|  | 0 | 0 | 1 | 3 | 3 | 0 | 0 |  |  | 3 | 3 | - 3 | . 0 | 3 | 2 | 3 | .... 9 | 1 | 1 | 0 |
|  | 0 | 1 | 3 | 1 | 1 | 2 | 3 | 0 | 2 | 0 | 0 |  |  |  |  |  |  |  |  |  |

PRINCIPAL INPUTS gate value

| 1 | 0 |
| ---: | ---: |
| 2 | 0 |
| 3 | 0 |
| 4 | 1 |
| 5 | 1 |
| 6 | 1 |
| 7 | 0 |
| 8 | 0 |
| 9 | 1 |
| 13 | 0 |
| 11 | 0 |
| 12 | 0 |
| 13 | 0 |
| 14 | 1 |

PRINGIPAL OUTPUTS

| GATE VALUE |  |
| :---: | :---: |
| -117 | 0 |
| 118 | 2 |
| -119 | 1 |
| 123 | 1 |
| -121 | 2 |
| 122 | 3 |
| 123 | 0 |
| 124 | 0 |

TIME FOR YECTOR COMPUTATION IS
$N L=\dot{1579}$


PRIMCIPAL INPUTS
GATE VALUE

PRINGIPAL OUTPUTS
gate value

| 117 | 0 |
| :--- | :--- |
| 118 | 2 |
| 119 | 1 |
| 125 | 1 |
| 121 | 2 |
| 122 | 3 |
| 123 | 0 |
| 124 | 0 |

ENO OF RUN
END ONSIJE PRINTOUT ON JULY 21,1982 AT 08:47:22 YLSI*JOUT(1).

ACCOLAT: コこ232-PRZYBO TFAIN: A RESL: 37 RRACK: 7 PUNCH: N LINES/INEH: SOF CTNTFCL WCRD. OCTAL - SCOI JOOOOCOO. I = 1.FT = S. P = O. CT = FIELDARA
 - SCFF:

TIME LSEX TC FGFN COMFCNENTS IS
7533

FALLT RLN NUNEER
2
fallts
EATE TYDE CF FAULT
132 LINE 3 CF GATE 44 STUCK-AT-O


| 36 | 5 | 4 | 7 | 36 |
| :---: | :---: | :---: | :---: | :---: |
| 37 | 3 | $E$ | 37 |  |
| 38 | $E$ | 35 | 35 | 38 |
| 39 | 9 | 37 | 33 | 39 |
| 40 | 5 | $\varsigma$ | 1 | 40 |
| $+1$ | E | 10 | 40 | 41 |
| 42 | 5 | 10 | 2 | 42 |
| 43 | 5 | 17 | 42 | 43 |
| 44 | $\varepsilon$ | 41 | 4.3 | 117 |
| 45 | 5 | 17 | 3 | 45 |
| 45 | c | 4 | 5 | 46 |
| 47 | 3 | 10 | 47 |  |
| $4 \varepsilon$ | $\epsilon$ | 45 | 40 | 4.3 |
| 45 | $\varepsilon$ | 47 | $4 \varepsilon$ | 45 |
| 50 | 5 | 11 | 1 | 50 |
| 51 | 5 | 12 | 50 | 51 |
| 52 | 5 | 12 | 2 | 52 |
| 53 | 5 | 18 | 52 | 5.3 |
| 54 | $\varepsilon$ | E1 | E3 | 54 |
| 55 | 5 | $1 \varepsilon$ | 3 | 55 |
| 56 | 5 | 4 | 11 | 5 c |
| 57 | 3 | 12 | 57 |  |
| 58 | 6 | ऽ | 56 | 5 ¢ |
| 55 | 8. | ¢ 7 | 5 5 | 55 |
| 60 | 3 | 25 | 60 |  |
| ¢ 1 | 5 | 24 | 39 | E1 |
| 62 | ¢ | 24 | 34 | 52 |
| 6． 3 | 5 | 45 | t 2 | 63 |
| 64 | 5 | 24 | 34 | 6. |
| E 5 | 巨 | 44 | $t+$ | 65 |
| $\varepsilon 6$ | 5 | E 3 | $\epsilon 5$ | 6 t |
| 67 | $\epsilon$ | $\epsilon 0$ | $\epsilon 1$ | 67 |
| E． | $\epsilon$ | E 3 | 67 | 03 |
| ＋ 5 | $\underline{2}$ | $\epsilon \in$ | $\epsilon \varepsilon$ | 55 |
| 70 | 5 | ¢4 | 34 | 70 |
| 71 | 5 | 44 | 70 | 71 |
| 72 | 5 | 54 | 71 | 72 |
| 73 | 7 | 14 | 72 | 73 |
| 74 | 5 | $\underline{4}$ | 34 | 74 |
| 75 | 5 | 44 | 74 | 75 |
| $7 E$ | 7 | 54 | 75 | 70 |
| 77 | 11 | 24 | 29 | 77 |
| 73 | E | $\varepsilon$ | 54 | 7 7 |
| 75 | 5 | 44 | 73 | 79 |
| 40 | 5 | こ4 | 75 | 80 |
| 81 | 5 | 15 | $\varepsilon 0$ | 31 |
| ¢ 2 | 5 | 44 | 34 | ย 2 |
| 83 | 5 | $\subseteq ¢$ | $\varepsilon 2$ | 83 |
| 84 | E | 14 | 83 | 84 |
| 85 | E | ミ4 | 49 | 8 ¢ |
| $\varepsilon{ }^{\text {¢ }}$ | 5 | 15 | ES | $\varepsilon \epsilon$ |
| $\varepsilon 7$ | 5 | 15 | 35 | 87 |
| eย | $\epsilon$ | $\varepsilon 1$ | $\varepsilon 4$ | 9.3 |
| 39 | － | $E \in$ | ¢ 8 | 35 |
| So | － | $\varepsilon 7$ | 35 | $\ni \bigcirc$ |
| 51 | 11 | 34 | 37 | 91 |
| 52 | 5 | 14 | ミ4 | \％ 2 |
| ¢3 | 5 | 44 | ¢？ | 3.3 |



```
1\epsilon 1\epsilon 12\epsilon 129
17 17 43 130
19}1812713
19 15 &1 &4 8t &7 94 96 97 102 103 106
20 20 E1
21 21 24
22 22 23
23 23 24
24 125 E1
25 25 2E
2% 26 <星
27 27 25
2\varepsilon 2̇ 2G
29 12& \epsilon0
7 7
30 30 ミ1
ミ1 31 ミ4
32 32 3コ
33 3コ 34
3412\varepsilon E2 &4 70 74 80 &2 &5 S1
35 35 コ&
З€ उも ЗЕ
37 37 こ¢
3& コ& 3¢
3¢ 12¢ E1 ET 91
40 40 41
41 +1 44
424243
434344
44132 ES
45 45 4\varepsilon
4E 4E 4!
47 47 4S
48 4\varepsilon 4S
4%130 6
50 50 E1
E1 51 £4
E2 52 डコ
〔3 5こ 5q
&4 121 7
〔5 55 5\varepsilon
¢も 5¢ \subseteq&
57 57 Es
5% 5\varepsilon 5s
EY 131 6\epsilon &3 Э5 103 105
\epsilon0 So &7
El fl &7
とZ E2 tミ
\epsilon3 とミ\epsilonE
を4 C4 EE
\epsilon5 \epsilonE \epsilon\epsilon
\epsilon\epsilon \epsilonE \epsilonG
\epsilon7 \epsilon7 \epsilon\varepsilon
EQ EE ES
&G EG 1C7 117
70 70 71
717172
72727ミ
73 フコ16&
```

| 74 | 74 | 7E |
| :---: | :---: | :---: |
| 75 | 75 | $7 \epsilon$ |
| 76 | 7 ¢ | 118 |
| 77 | 77 | 11 C |
| 78 | 78 | 75 |
| 75 | 75 | ع 0 |
| 90 | eo | $\varepsilon 1$ |
| $\varepsilon 1$ | $\varepsilon 1$ | $\varepsilon \varepsilon$ |
| 8.2 | ก2 | $\varepsilon$ こ |
| \＆ 3 | \＆ 3 | $\varepsilon{ }^{4}$ |
| 84 | －4 | eย |
| $\varepsilon ;$ | $E \leq$ | $\varepsilon \epsilon$ |
| $\varepsilon \epsilon$ | 3 \％ | อร |
| £ 7 | ¢ 7 | 50 |
| § | ¢ $¢$ | 25 |
| ¢ | $8 ¢$ | 50 |
| So | ¢0 | 110 |
| ¢ 1 | 51 | 111 |
| 52 | S | 5 三 |
| 5.3 | 4.3 | S4 |
| 54 | 54 | ¢ ¢ |
| 45 | ¢5 | ¢ 6 |
| 55 | $5 \leqslant$ | 58 |
| ¢ 7 | ¢ 7 | $5 ¢$ |
| 58 | ¢ ¢ | $\bigcirc ¢$ |
| c； | GS | 111 |
| 100 | 100 | 112 |
| 101 | 101 | 162 |
| 102 | 102 | 164 |
| 103 | 103 | 164 |
| 104 | 104 | 112 |
| 1 C 5 | 105 | 112 |
| 106 | $10 \%$ | $11 \geq$ |
| $1 C 7$ | $1 C 7$ | 1 C |
| 169 | $10 \varepsilon$ | 1 CS |
| 105 | $10 ¢$ | 115 |
| 110 | 110 | 114 |
| 111 | 111 | 114 |
| 112 | 112 | 115 |
| 113 | 112 | 116 |
| 114 | 114 | 115 |
| 115 | 115 | $11 \epsilon$ |
| 110 | 116 | 124 |
| 117 | 44 | $1 こ 2$ |


LeActl


| 21 | 22 | 23 | 24 | 25 | $2 \varepsilon$ | 27 | 23 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 30 | 37 | 38 | 39 | 40 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 41 | 42 | 43 | 44 | 45 | $4 \epsilon$ | 47 | 48 | 49 | 50 | 51 | 52 | 53 | 5 + | 55 | St | 57 | 58 | 59 | $\leqslant 0$ |
| $E 1$ | E2 | 6 3 | 64 | 55 | 06 | 67 | E | $\leqslant 5$ | 70 | 71 | 12 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | 30 |
| $\varepsilon 1$ | F2 | をコ | $E 4$ | 85 | at | 87 | ⑨ | 89 | 50 | 51 | 92 | 53 | ¢4 | 75 | Se | 57 | $7 \times$ | 99 | 100 |
| 101 | 102 | 163 | 1 C | 105 | 106 | 107 | $10 \varepsilon$ | 109 | 110 | 111 | 112 | 113 | 114 | 115 | 11 é | 117 |  |  |  |
| c | c | c | 0 | 0 | 0 | 0 | c | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | c | 0 | 0 | 0 |
| 0 | 0 | c | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | コミ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\bigcirc$ | 0 | 0 | 0 |
| 0 | 0 | c | 0 | 36 | 37 | 0 | 0 | 39 | 0 | 32 | 33 | 34 | 0 | 25 | $\bigcirc$ | 0 | 0 | 17 | 13 |
| 19 | 14 | 15 | 19 | 0 | 0 | 0 | 20 | 21 | 22 | 0 | 0 | 8 | 5 | $\epsilon$ | 9 | 0 | 10 | 11 | 3 |
| 0 | 0 | c | 0 | 0 | 0 | 40 | 40 | 0 | 24 | 24 | 25 | 0 | 25 | $2 \varepsilon$ | 0 | 0 |  |  |  |

TIME FCR VFCTER CENPUTATICN IS
20350
$N L=2341 \mathrm{C}$

| TEST NUMFER 1 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIA VALUES |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| －1N | 1 | 2 | 3 | 4 | 5 | $\varepsilon$ | 7 | 8 | 3 | 10 | 11 | 12 | 13 | 14 | 15 | 10 | 17 | 13 | $1 ;$ | $? 0$ |
| ？？？？ | 22 | こう | 24 | 25 | cie | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 35 | 40 | 41 |
| 3？7＊ | 43 | ＋4 | ＋5 | 45 | 47 | 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 5ヶ | う\％ | ¢ 0 | ¢ 1 | 62 |
| ？？？？ | f． 4 | ES | cis | 67 | E\％ | 65 | 10 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | 20 | 81 | $\rightarrow 2$ | $\dot{5}$ |
| ？？？${ }^{\text {P }}$ | $\varepsilon \leq$ | $\varepsilon \epsilon$ | 5.7 | 33 | $\varepsilon 9$ | 93 | 91 | 52 | 93 | 94 | 55 | 96 | 97 | 58 | 39 | 100 | 101 | 102 | 1 U3 | 124 |
| ？？？1 | 106 | 167 | 10y | 105 | 110 | 111 | 112 | 112 | 114 | 115 | 116 | 117 |  |  |  |  |  |  |  |  |
| valufe： | $\bigcirc$ | 1 | $\bigcirc$ | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | $\bigcirc$ | 0 | 1 | 0 | 1 | 0 | 1 | 1 | －1 |
|  | －1 | －1 | 1 | －1 | －1 | －1 | －1 | 0 | －1 | －1 | －1 | －1 | 1 | －1 | －1 | －1 | －1 | 1 | c |  |
| ？？？？ | 0 | $\geq$ | －1 | －1 | －1 | －1 | 0 | －1 | －1 | －1 | －1 | 1 | －1 | －1 | －1 | －1 | 1 | 0 | 1 |  |
| ？？？？ | 1 | 3 | 3 | 1 | 1 | 0 | 1 | 3 | 3 | 2 | 1 | 3 | 2 | 1 | 0 | 0 | 0 | c | $\geq$ |  |
| ？？？？ | 0 | 0 | 1 | 3 | 3 | c | c | 1 | 3 | 3 | 3 | 3 | 0 | 3 | 2 | 3 | 1 | 1 | 1 |  |
| ？？？？ | 0 | 1 | 3 | 1 | 1 | 2 | 3 | 0 | 2 | 0 | 0 | 1 |  |  |  |  |  |  |  |  |

PFINCIHGL IAFLIS
Cart VALUR

| 1 | 0 |
| :--- | :--- |
| 3 | 1 |
| 3 | 0 |
| 4 | 1 |
| 5 | 1 |
| 7 | 1 |
| 7 | 0 |
| 4 | 0 |
| 5 | 1 |
| 10 | 0 |
| 11 | 0 |
| 12 | 0 |
| 13 | 0 |
| 14 | 1 |

## PRINEIPAL CLIFLTS

GATE VALUT．
1170
112 ？
1191

| 21 | 22 | 23 | 24 | 25 | $2 \epsilon$ | 27 | 25 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 30 | 37 | 30 | 39 | 40 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 41 | 42 | 43 | 44 | 45 | $4 t$ | 47 | 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 | 50 | 57 | 53 | 59 | $\leqslant 0$ |
| $\in 1$ | $\epsilon 2$ | \＆ 3 | 64 | 65 | 06 | 67 | 6 | ES | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 78 | $7 ヲ$ | 80 |
| ع1 | E2 | ع 3 | C4 | 85 | at | 87 | ลอ | 89 | 90 | S1 | 92 | 5.3 | 44 | 95 | Ce | 57 | 78 | 99 | 100 |
| 101 | 102 | 163 | $1 \mathrm{C4}$ | $1 J 5$ | 106 | 107 | 108 | 109 | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 |  |  |  |
| C | C | C | 0 | 0 | 0 | 0 | C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | コこ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\bigcirc$ | 0 | 0 | 0 |
| 0 | 0 | C | 0 | 36 | 37 | 0 | 0 | 39 | 0 | 32 | 33 | 34 | 0 | 25 | 0 | 0 | 0 | 17 | 18 |
| 19 | 14 | 15 | 19 | 0 | 0 | 0 | 20 | 21 | 22 | 0 | 0 | 3 | 5 | $\epsilon$ | 9 | 0 | 10 | 11 | 3 |
| 0 | 0 | C | 0 | 0 | 0 | 40 | 40 | 0 | 24 | 24 | 25 | 0 | 25 | 26 | 0 | 0 |  |  |  |

NLYEFF EF TESTS＝
3

TIME FCR VFCTCR GCNPUTATICN IS 20350
$N L=2341 \mathrm{C}$

IFST NUMFEF

PIN values

| $\cdots 1 N$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ？？7？ | 22 | こう | 24 | 25 | ご | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 35 | 40 | 41 |
| 3？ 3 | 43 | $+4$ | $\rightarrow 5$ | 75 | 47 | 48 | 49 | 50 | 51 | $\leq 2$ | 53 | 54 | 55 | 56 | 57 | 5ヵ | うэ | t 0 | ¢ 1 | 6,2 |
| ？？？？ | 6.4 | E 5 | $\dot{c} 6$ | $\epsilon 7$ | E－${ }^{\text {c }}$ | 69 | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 73 | 20 | 8 1 | う2 | E3 |
| ？？？ 1 | を与 | $\varepsilon \epsilon$ | ع． 7 | 33 | E9 | 90 | 91 | 52 | 93 | 54 | 95 | 76 | 97 | 98 | 39 | 100 | 101 | 102 | 1 リ3 | 104 |
| ？？？1 | 10ら | $1 \subset 7$ | 10¢ | 105 | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 |  |  |  |  |  |  |  |  |
| VALUE： | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | －1 |
|  | －1 | －1 | 1 | －1 | －1 | $-1$ | －1 | 0 | $-1$ | －1 | －1 | －1 | 1 | $-1$ | －1 | －1 | －1 | 1 | c | $J$ |
| ？？？？ | 0 | I | －1 | －1 | －1 | －1 | 0 | －1 | －1 | －1 | －1 | 1 | －1 | －1 | －1 | －1 | 1 | 0 | 1 | 1 |
| ？？？？ | 1 | $\geq$ | 3 | 1 | 1 | 0 | 1 | 3 | 3 | 2 | 1 | 3 | 2 | 1 | 0 | 0 | $\bigcirc$ | C | $\geq$ | 3 |
| ？？？？ | 0 | 0 | 1 | 3 | 3 | 0 | c | 1 | 3 | 3 | 3 | 3 | $\bigcirc$ | 3 | 2 | 3 | 1 | 1 | 1 | 0 |
|  | 0 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

2FINCIr．4L INFLIS
carf valur

| 1 | 1 |
| :--- | :--- |
| $?$ | 1 |
| 3 | 0 |
| 4 | 1 |
| 3 | 1 |
| 6 | 1 |
| 7 | 0 |
| 4 | 0 |
| 9 | 1 |
| 10 | 0 |
| 11 | 0 |
| 12 | 0 |
| 13 | 0 |
| 14 | 1 |

PRINEIPAL CLIFLTS
CATE VALJ「．
1170
1122
1191

```
120
TIME FOR VECTCR CCMPUTATION IS
    2?
NL=23435
TFST NUMEEF
Fin valurs
OIN 
    ???I 1Ct 167 108 108 110 1111 112 1113 1144 115 116 117 
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline VALUF. & 0 & 1 & 0 & 1 & 1 & 0 & C & 0 & 1 & 0 & 0 & 0 & 0 & 1 & 0 & 1 & \(\bigcirc\) & 1 & 1 & 1 \\
\hline & -1 & -1 & 1 & -1 & -1 & -1 & -1 & 0 & -1 & -1 & -1 & -1 & 1 & - & -1 & -1 & -1 & 1 & \(c\) & 0 \\
\hline ? ? ? ? & 0 & 3 & -1 & -1 & -1 & -1 & 0 & -1 & -1 & -1 & - & 1 & -1 & -1 & -1 & -1 & 1 & 0 & 1 & 1 \\
\hline ? ? ? ? & 1 & 三 & 3 & 1 & 1 & 0 & 1 & 3 & 3 & 2 & 1 & 3 & 2 & 1 & 0 & 0 & 0 & 0 & \(\geq\) & 3 \\
\hline 33? \({ }^{\text {? }}\) & 0 & 0 & 1 & 3 & 3 & 0 & 0 & 1 & 3 & 3 & 3 & 3 & 0 & 3 & 2 & 3 & 1 & 1 & 1 & 0 \\
\hline
\end{tabular}
OFINGIPAL INFLTS
GAIE VALUE
10
    2 1
        3}
        5
        \epsilon
        8 0
        10}
        11 0
        12 C
        13 0
        14 1
amINCIPAL CLTFLTS
efit VALUF
    117 0
    113 ?
    11% 1
    120 1
    121 2
    122 3
    123 0
    124 c
NL = 2355*
```

```
TF.ST NUMEEF
3
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline FIN & 1 & 2 & 3 & 4 & 5 & 6 & 7 & 8 & 5 & 10 & 11 & 12 & 13 & 14 & 15 & 15 & 17 & 18 & 15 & 20 \\
\hline ? 3 ? \(?\) & 22 & 2 3 & 24 & 25 & 26 & 27 & 28 & 29 & 30 & 31 & 32 & 33 & 34 & 35 & 36 & 37 & 38 & 35 & + 0 & 41 \\
\hline ? ? ? & 43 & 44 & \(+5\) & 46 & 47 & 48 & 49 & 50 & 51 & \(\leq 2\) & 53 & 54 & 55 & 56 & 57 & 58 & 35 & 60 & 01 & +2 \\
\hline ? ??? & \(\epsilon 4\) & \(t 5\) & 56 & \(\epsilon 7\) & 69 & 65 & 70 & 71 & 72 & 73 & 74 & 75 & 70 & 77 & 73 & 75 & 30 & 81 & -2 & 33 \\
\hline ? ? ? \({ }^{\text {a }}\) & \(\varepsilon 5\) & \&6 & 87 & 88 & es & 90 & 51 & 92 & 93 & 54 & 95 & 96 & 97 & 98 & ソ9 & 100 & 101 & 102 & 103 & 104 \\
\hline ? 371 & \(1 C 6\) & 1C? & 103 & 105 & 110 & 111 & 112 & 113 & 114 & 115 & 116 & 117 & & & & & & & & \\
\hline VALUE & C & 0 & 0 & 1 & 1 & 1 & 0 & 0 & 1 & 0 & 0 & 0 & 0 & 1 & 0 & 1 & 0 & 1 & 1 & -1 \\
\hline & -1 & -1 & 1 & -1 & -1 & -1 & -1 & 0 & -1 & -1 & -1 & -1 & 1 & -1 & -1 & -1 & -1 & 1 & c & 0 \\
\hline 3? 3 & C & 3 & -1 & -1 & -1 & -1 & 0 & -1 & -1 & -1 & -1 & 1 & -1 & -1 & -1 & -1 & 1 & 0 & 1 & 1 \\
\hline ? \(73 ?\) & 1 & 三 & 3 & 1 & 1 & 0 & 1 & 3 & 3 & 2 & 1 & 3 & 2 & 1 & 0 & 0 & 0 & 0 & \(\geq\) & 3 \\
\hline 3??? & C & 0 & 1 & 3 & 3 & 0 & 0 & 1 & 3 & 3 & 3 & 3 & 0 & 3 & 2 & 3 & 1 & 1 & 1 & 0 \\
\hline ? 37 ? & 0 & 1 & 3 & 1 & 1 & 2 & 3 & 0 & 2 & 0 & 0 & 1 & & & & & & & & \\
\hline
\end{tabular}
JRINCIPAL INFUTS
GATE VALLE
\begin{tabular}{ll}
1 & 0 \\
2 & 0 \\
3 & 0 \\
4 & 1 \\
5 & 1 \\
6 & 1 \\
7 & 0 \\
3 & 0 \\
9 & 1 \\
10 & 0 \\
11 & 0 \\
12 & 0 \\
13 & 0 \\
14 & 1
\end{tabular}
PRINCIOAL CLTPLTS
GGTE VALUE
    117 0
    119 2
    119 1
    120 1
    121 2
    1 2 2 3
    123 C
    124 0
```

ENO OF RLN


ACCOUNT：33232－PRZYBO TRAIN：A REEL： 37 TFACK： 7 DUNCH：N LINESIINCH： SDF CCNTFCL WORO．CCTAL－50C130C00000， $1=1$ ，FT＝S．P＝O．CT＝FIELJMTA AROVE CONTFCL HOQO IN BLCEK I LCOKS HFONG ？？？？？？？？？？？？？？？？？？？？？？？？？？？？？？？？？？？？？？？ ＊$\subseteq$ DFF

TIME LSEO TO FCRM CJMFCNENTS I； $1507 j$

FAULY GUN NUNEER 3
fallis

```
GATF TYOE CF FAJLY
    146 LINE 3 OF GATE 44 STUCK-AT-O
```

GATE ASSIGAMFATS
GT If ACJACENT PINE

| 1 | 1 | 1 |  |  |
| :---: | :---: | :---: | :---: | :---: |
| 2 | 1 | 2 |  |  |
| 3 | 1 | $\geq$ |  |  |
| 4 | 1 | 4 |  |  |
| 5 | 1 | 5 |  |  |
| 5 | 1 | 6 |  |  |
| 7 | 1 | 7 |  |  |
| 3 | 1 | $\varepsilon$ |  |  |
| $c$ | 1 | c |  |  |
| 10 | 1 | 10 |  |  |
| 11 | 1 | 11 |  |  |
| 12 | 1 | 12 |  |  |
| 13 | 1 | 13 |  |  |
| 1. | 1 | 14 |  |  |
| 15 | 4 | $\underline{5}$ | 15 |  |
| 18 | 7 | 7 | 16 |  |
| 17 | 4 | $\varsigma$ | 17 |  |
| 18 | 4 | $1:$ | 18 |  |
| 19 | 4 | 13 | 13 |  |
| 20 | 5 | 1 | 5 | 20 |
| 21 | 5 | $\epsilon$ | 20 | 21 |
| 22 | 5 | $\varepsilon$ | 2 | 22 |
| 23 | 5 | 15 | 22 | 23 |
| $2 \rightarrow$ | 3 | $E 1$ | 23 | $2+$ |
| 25 | ¢ | 3 | 15 | 25 |
| 2 n | 5 | 4 | E | 26 |
| 27 | 3 | $\epsilon$ | 27 |  |
| 23 | 6 | E 5 | 26 | 22 |
| 29 | $\cong$ | 27 | 28 | 25 |
| 30 | E | 7 | 1 | 30 |
| 31 | － | $\varepsilon$ | 50 | 31 |
| 32 | 5 | $\square$ | 2 | 32 |
| 33 | $\subseteq$ | 16 | $\pm 2$ | 33 |
| 34 | e | ミ1 | ここ | 34 |
| こミ | 5 | 18. | 3 | 35 |


| 36 | 5 | 4 | 7 | 36 |
| :---: | :---: | :---: | :---: | :---: |
| 37 | 3 | $\varepsilon$ | 37 |  |
| 38 | 6 | 3 ¢ | 36 | 38 |
| 39 | $\varepsilon$ | 37 | 38 | 39 |
| 40 | 5 | 5 | 1 | 40 |
| 41 | 5 | 10 | 40 | 41 |
| 42 | 5 | 10 | 2 | 42 |
| 43 | 5 | 17 | 42 | 4 ？ |
| 44 | $\varepsilon$ | 41 | 43 | 117 |
| 45 | 5 | 17 | 3 | 45 |
| $4{ }^{\circ}$ | 5 | 4 | 9 | 46 |
| 47 | 3 | 10 | 47 |  |
| 48 | 6 | 45 | 40 | 48 |
| 45 | 8 | 47 | 49 | 45 |
| 50 | 5 | 11 | 1 | 50 |
| 51 | 5 | 12 | 50 | 51 |
| 52 | 5 | 12 | 2 | 52 |
| 5.3 | 5 | 12 | ¢ | 53 |
| 54 | $\varepsilon$ | $\leq 1$ | ¢3 | 54 |
| 55 | 5 | 12 | 3 | 55 |
| 56 | 5 | 4 | 11 | 56 |
| 57 | 3 | 12 | 57 |  |
| 59 | $\epsilon$ | E | 56 | 58 |
| 59 | $\varepsilon$ | ¢ 7 | 58 | 59 |
| 60 | 3 | 25 | 50 |  |
| $t 1$ | 5 | 24 | 39 | $\varepsilon 1$ |
| $\in 2$ | 5 | 24 | 34 | 62 |
| E3 | 5 | 45 | 62 | E 3 |
| ¢4 | 5 | 24 | 34 | 64 |
| es | 5 | 44 | $\epsilon 4$ | 65 |
| ちt | 5 | $\leqslant 5$ | 65 | 66 |
| 67 | $\epsilon$ | co | t 1 | 67 |
| 58 | $\epsilon$ | $\epsilon 3$ | E7 | 63 |
| 5＇3 | $\varepsilon$ | $\epsilon \epsilon$ | ¢ | 59 |
| 70 | 5 | 24 | 34 | 70 |
| 71 | 5 | 44 | 70 | 71 |
| 72 | 5 | 54 | 71 | 72 |
| 73 | 7 | 14 | 72 | 73 |
| 74 | 5 | 24 | 34 | 74 |
| 75 | 5 | 44 | 74 | 75 |
| 76 | 7 | $\bigcirc 4$ | 75 | 76 |
| 77 | 11 | 24 | 25 | 77 |
| 78 | 5 | $\varepsilon$ | 54 | 7 7 |
| 75 | 5 | 4.4 | 73 | 75 |
| PC | 5 | 34 | 75 | 30 |
| 81 | 5 | 15 | 80 | 91 |
| 32 | E | 44 | 34 | 82 |
| 93 | 5 | $5 ¢$ | $\varepsilon 2$ | 83 |
| 84 | 5 | 15 | 8.3 | 84 |
| 45 | 5 | $\pm 4$ | 45 | 35 |
| 85 | 5 | 15 | ¢ | 86 |
| 87 | ¢ | 15 | こ9 | 87 |
| ¢8 | $t$ | $\varepsilon 1$ | 24 | 38 |
| 39 | $t$ | $\varepsilon \epsilon$ | $\varepsilon \varepsilon$ | 85 |
| 90 | $\varepsilon$ | $\varepsilon 7$ | 35 | 70 |
| 51 | 11 | ミa | 3＇5 | 51 |
| 32 | E | 14 | 54 | 92 |
| 23 | 5 | 44 | C2 | 31 |


| 94 | 5 | 15 | 53 | 94 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 95 | 5 | 44 | 59 | 95 |  |  |  |
| 96 | 5 | 15 | ¢ 5 | 55 |  |  |  |
| 57 | 5 | 45 | 1.3 | 97 |  |  |  |
| S 8 | $\epsilon$ | 54 | So | 98 |  |  |  |
| 55 | $\varepsilon$ | 57 | 58 | 99 |  |  |  |
| 100 | 11 | 44 | 49 | 100 |  |  |  |
| 101 | 5 | 14 | 54 | 101 |  |  |  |
| 102 | 5 | 19 | 101 | 102 |  |  |  |
| 103 | 5 | ¢9 | 19 | 103 |  |  |  |
| 104 | Q | 102 | 103 | 104 |  |  |  |
| 105 | 11 | 54 | $\leqslant 3$ | 105 |  |  |  |
| 106 | 7 | 14 | 19 | 106 |  |  |  |
| 107 | 4 | 65 | 107 |  |  |  |  |
| 108 | 4 | 7 こ | 109 |  |  |  |  |
| 109 | $\epsilon$ | $1 \subset 7$ | 1 C 8 | 109 |  |  |  |
| 110 | 11 | 77 | 90 | 110 |  |  |  |
| 111 | 11 | $\leq 1$ | ¢ 5 | 111 |  |  |  |
| 112 | 11 | 100 | 104 | 112 |  |  |  |
| 113 | 11 | 105 | 100 | 113 |  |  |  |
| 114 | 5 | 110 | 111 | 114 |  |  |  |
| 115 | 巨 | 112 | 114 | 115 |  |  |  |
| 110 | E | 113 | 115 | 110 |  |  |  |
| 117 | 2 | ES |  |  |  |  |  |
| 118 | 2 | 76 |  |  |  |  |  |
| 119 | 2 | 1 CB |  |  |  |  |  |
| 120 | 2 | 110 |  |  |  |  |  |
| 121 | 2 | 111 |  |  |  |  |  |
| 122 | 2 | 112 |  |  |  |  |  |
| 123 | 2 | 113 |  |  |  |  |  |
| 124 | 2 | $11 \epsilon$ |  |  |  |  |  |
| 125 | 12 | 1 | 2 | 5 | $\epsilon$ | 15 | 24 |
| 126 | 12 | 1 | 2 | 7 | 8 | $1 \epsilon$ | 34 |
| 127 | 12 | 1 | 2 | 11 | 12 | 18 | 54 |
| 128 | 1 こ | 三 | 4 | 5 | 6 | 15 | 29 |
| 129 | 1 三 | 三 | 4 | 7 | $\bigcirc$ | 16 | $\geq 5$ |
| 130 | 13 | 3 | 4 | 5 | 10 | 17 | 45 |
| 131 | 13 | ב | 4 | 11 | 12 | 13 | 59 |
| 132 | 14 | 24 | 34 | 44 | 59 | 65 |  |
| 133 | 14 | 15 | 34 | 44 | 59 | $\varepsilon 4$ |  |
| 134 | 14 | 14 | 15 | 44 | 54 | 94 |  |
| 135 | 14 | 110 | 111 | 112 | 113 | 116 |  |
| 136 | 15 | 14 | 24 | 34 | 44 | 54 | 73 |
| 137 | 16 | $\epsilon 0$ | $\epsilon 1$ | E | $\epsilon \in$ | ES |  |
| 132 | 16 | $\varepsilon 1$ | 84 | 36 | 27 | 90 |  |
| 139 | 17 | 24 | 34 | 45 | E 3 |  |  |
| 140 | 17 | 15 | 34 | 45 | $8 \varepsilon$ |  |  |
| 141 | 17 | 15 | 44 | 59 | $5 \varepsilon$ |  |  |
| 142 | 17 | 14 | 15 | 54 | 102 |  |  |
| 143 | $1 \varepsilon$ | 24 | 34 | 44 | E4 | 75 |  |
| 144 | 15 | ¢ 4 | 56 | 51 | 95 |  |  |
| 14 E | 26 | $\varepsilon$ | 19 | 34 | 44 | 54 | $\varepsilon 1$ |
| 145 | 2.2 | 117 | 44 |  |  |  |  |

```
DIN ASSIGNNENTS
    PIN AUJACEN1 GATES
```

        1112512540127
    ```
2 125 120 42 127
3 3 129 129 130 1इ1
4 4 122 129 130 131
5 5 1E12512&
\epsilon E 125 129
7 7 le 126 125
\varepsilon & l2\epsilon l29 145
# & 17 40 130
10}100414213
11 11 1E 127 131
12 12 127 131
13 13 15
14 14 136 134 142 106
15 15 125 129
1\epsilon 1\epsilon 12\epsilon 129
17 17 4 = 130
1a 19 127 131
19 15 14E 133 140 87 134 141 57 142 103 74
20 2C ह1
21 21 24
22. 22 23
23 23 24
24 125 61 137 132 136 143 77
25 25 <\varepsilon
2ヶ 2t 2&
27 27 ES
2& 2\varepsilon 2s
29 128 60 77
30 30 ミ1
I1 31 34
こ? コ2 コ3
33 34
34 12E 1 こ5 132 13E 143 145 133 140 91
35 3! 3&
36 36 39
37 37 ミ5
38 3& 35
39 l29 El &7 91
4040 41
41 41 44
42.42 43
43 43 44
44 146 132 136 143 145 133 134 141 100
4E 4E 4E
4t 4\epsilon 4\varepsilon
47 47 4S
4E 4ह 4S
45 130 1こ5 140 97 100
50 50 E!
E1 51 ¢4
52 52 @コ
〔3 5ミ ¢4
54 127 1 J 143 14E 134 142 105
!ミ う¢ !.!
ร๕ 56 5&
57 57 ミ\varsigma
5\varepsilon 5& 巨s
59 131152 133 141 10こ10E
```

| 60 | 60 | 137 |  |
| :---: | :---: | :---: | :---: |
| 61 | 61 | 137 |  |
| $\epsilon 2$ | 62 | ¢ 3 |  |
| $\epsilon 3$ | 135 | 137 |  |
| $\epsilon 4$ | E4 | $\epsilon E$ |  |
| $\epsilon 5$ | ES | € |  |
| 66 | 132 | 137 |  |
| 67 | 57 | $\epsilon \varepsilon$ |  |
| 68 | $\epsilon E$ | 65 |  |
| 65 | 137 | 167 | 117 |
| 70 | 70 | 71 |  |
| 71 | 71 | 72 |  |
| 72 | 72 | 73 |  |
| 73 | 136 | 168 |  |
| 74 | 74 | 75 |  |
| 75 | 75 | $7 E$ |  |
| 76 | 143 | 118 |  |
| 77 | 77 | 110 |  |
| 78 | 78 | 75 |  |
| 75 | 75 | 80 |  |
| 80 | 80 | $\varepsilon 1$ |  |
| 81 | 145 | $13 \varepsilon$ |  |
| 22 | 82 | $\varepsilon$ こ |  |
| \＆ 3 | \＆ 3 | $\varepsilon 4$ |  |
| 84 | 133 | 1 ミ |  |
| 25 | ع5 | $\varepsilon \in$ |  |
| et | 140 | $1 こ \varepsilon$ |  |
| $\varepsilon 7$ | 87 | 138 |  |
| \＆8 | 8 8 | $\varepsilon \varsigma$ |  |
| 89 | ¢ ¢ | 50 |  |
| 90 | 139 | 110 |  |
| 51 | 91 | 111 |  |
| $\bigcirc 2$ | 52 | ¢ 3 |  |
| ¢ 3 | 53 | 54 |  |
| 94 | 134 | 144 |  |
| 55 | ¢ 5 | $5 \in$ |  |
| 96 | $1+1$ | 144 |  |
| 57 | 97 | 144 |  |
| 58 | ¢ $\mathcal{E}$ | ¢ 5 |  |
| 59 | 144 | 111 |  |
| 100 | 100 | 112 |  |
| 101 | 101 | 1 C 2 |  |
| 102 | 142 | 104 |  |
| 103 | 103 | 104 |  |
| 104 | 104 | 112 |  |
| 105 | 105 | 113 |  |
| 100 | 105 | 113 |  |
| 167 | 107 | 165 |  |
| 103 | 108 | 1 CS |  |
| 1 CS | 105 | 115 |  |
| 110 | 110 | 135 | 120 |
| 111 | 111 | 135 | 121 |
| 112 | 112 | 13 ¢ | 122 |
| 113 | 113 | 1 こ5 | 123 |
| 114 | 114 | 115 |  |
| 115 | 115 | 116 |  |
| 116 | 135 | 124 |  |
| 117 | 44 | 146 |  |

```
LEVELLING
```


LEAOFL

| 1 | 2 | 2 | 4 | 5 | 6 | 7 | $\varepsilon$ | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 17 | 20 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 21 | 22 | 23 | 24 | 25 | 26 | 27 | 23 | 29 | $\geq 0$ | $\geq 1$ | 32 | 33 | 34 | 35 | $3 E$ | 37 | 38 | 39 | 40 |
| 41 | 42 | $4 \equiv$ | 44 | 45 | 46 | 47 | $4 \varepsilon$ | 45 | So | $\leq 1$ | 52 | 53 | 54 | 55 | 56 | 57 | 58 | 59 | 60 |
| $\varepsilon 1$ | $t 2$ | $\in 3$ | $\epsilon 4$ | 65 | 06 | 57 | 63 | 69 | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 75 | 80 |
| B1 | 82 | © 3 | $\varepsilon 4$ | 85 | $\varepsilon \epsilon$ | 37 | 88 | 89 | so | 51 | 92 | 93 | 94 | 95 | 56 | 97 | 93 | 99 | 100 |
| 101 | 102 | $1 C 3$ | 104 | 105 | $10 \epsilon$ | 107 | 10\％ | 109 | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 |  |  |  |
| 0 | $\checkmark$ | c | 0 | 0 | $\bigcirc$ | 0 | c | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| c | c | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | c | 21 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | C | 0 | 0 | 22 | 0 | c | 24 | 0 | 0 | 0 | 20 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 12 | 0 | c | 12 | 0 | 0 | 0 | c | c | 13 | 0 | 0 | 0 | 7 | 0 | 7 | 0 | 0 | 3 | 3 |
| c | C | 6 | 0 | 0 | 0 | 25 | 25 | 0 | 15 | 15 | 15 | 0 | 0 | 0 | 0 | 0 |  |  |  |

NUNEER of TESis =
5

TIME FGR VECTCR CCMPIJTATIGN IS 205657

```
NL = 1EE7CC
```

```
TEST NUMEER I
```

FIn valugs

| IN | 1 | 2 | 3 | ＋ | 5 | 6 | 7 | 8 | 7 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 1 E | 15 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ？？？？ | 22 | こう | 27 | こ | ¢ $\epsilon$ | 27 | 23 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 33 | 35 | ＋0 | 41 |
| 2？？＊ | 43 | 44 | 45 | $\rightarrow \epsilon$ | 47 | 48 | 49 | 50 | 51 | 5？ | 53 | 54 | 55 | 56 | 57 | 53 | 55 | 00 | E1 | －2 |
| ？？？？ | $\epsilon 4$ | $\epsilon \leq$ | to | $\epsilon 7$ | 68 | 55 | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 73 | 75 | 13 | 31 | ¢ 2 | 8.3 |
| ？27T | $\varepsilon \subseteq$ | $\varepsilon \epsilon$ | 37 | 88 | 39 | 90 | 51 | 52 | 93 | 54 | 55 | 96 | 97 | 93 | s¢ | 100 | 101 | 102 | 103 | 104 |
| ？？？1 | lce | 167 | 109 | 105 | 110 | 111 | 112 | 112 | 114 | 115 | 116 | 117 |  |  |  |  |  |  |  |  |
| value | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | $\bigcirc$ | 1 | －1 |
| －－－ | －1 | －1 | 1 | －1 | －1 | －1 | －1 | 0 | －1 | －1 | －1 | －1 | 1 | －1 | －1 | －1 | －1 | 1 | $c$ | 0 |
| ？72？ | 0 | 2 | －1 | －1 | －1 | －1 | 0 | －1 | －1 | －1 | －1 | 1 | －1 | －1 | －1 | －1 | ， | $\bigcirc$ | 1 | －1 |
| ？？？？ | －1 | －1 | 3 | －1 | －1 | 0 | －1 | －1 | －1 | 2 | －1 | －1 | 2 | 1 | －1 | －1 | －1 | 0 | －1 | －1 |
| ？？？？ | －1 | c | 1 | －1 | －1 | 0 | 0 | －1 | －1 | 3 | －1 | 3 | 0 | －1 | 2 | 3 | －1 | 1 | 1 | $\bigcirc$ |
| ？ 373 | 0 |  | 3 | 1 |  | 2 | 3 | 0 | －1 | －1 | 0 | 1 |  |  |  |  |  |  |  |  |

フRINCIPAL IAFUTS
GATE VALUE
10

```
    13 0
DRINCIPAL CLTPLIS
GATE VALUE
\begin{tabular}{lll}
117 & 0 \\
118 & 2 \\
119 & 1 \\
120 & 1 \\
121 & 2 \\
122 & 3 \\
123 & 0 \\
124 & 0
\end{tabular}
NL=1月\leqslant&C\epsilon
TF:ST NUMEER 2
FIN VALUES
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline PIN & 1 & 2 & 3 & 4 & 5 & \(E\) & 7 & 8 & 9 & 10 & 11 & 12 & 13 & 14 & 15 & 16 & 17 & 18 & 15 & 20 \\
\hline ？？？？ & 22 & ここ & 24 & 25 & 20 & 27 & 28 & 29 & 30 & 31 & 32 & 33 & 37 & 35 & 36 & 37 & 39 & 34 & － 3 & 41 \\
\hline ？3？＊ & 43 & 44 & 45 & 46 & 47 & 43 & 49 & 50 & 51 & 52 & 53 & 54 & 55 & 56 & 57 & 58 & 55 & 8.0 & 1 & C2 \\
\hline ？？？？ & E4 & \(t \leq\) & 05 & ¢？ & 09 & 69 & 70 & 71 & 72 & 73 & 74 & 75 & 76 & 77 & 73 & 77 & 30 & 81 & 32 & 83 \\
\hline ？？？\({ }^{\text {P }}\) & \(\varepsilon 5\) & \(E 6\) & 87 & 88 & e9 & 50 & 51 & 52 & 33 & 94 & 95 & 96 & 97 & 93 & 39 & 100 & 101 & 102 & 133 & 104 \\
\hline 3？ 31 & 165 & 167 & 108 & 109 & 110 & 111 & 112 & 113 & 11.4 & 115 & 11 E & 117 & & & & & & & & \\
\hline VALUF & 0 & 1 & 1 & 0 & C & 0 & 1 & 0 & 1 & 1 & 1 & 0 & 1） & 1 & 1 & 0 & 0 & 0 & 1 & －1 \\
\hline & －1 & －1 & 1 & －1 & －1 & －1 & －1 & 0 & －1 & －1 & －1 & －1 & 1 & －1 & －1 & －1 & －1 & 1 & C & ） \\
\hline ？ 373 & 0 & 3 & －1 & －1 & －1 & －1 & 0 & －1 & －1 & －1 & －1 & 1 & －1 & \(-1\) & －1 & －1 & 1 & 0 & 1 & －1 \\
\hline 7？？？ & －1 & －1 & 3 & －1 & －1 & 0 & －1 & －1 & －1 & 2 & －1 & －1 & 2 & 1 & －1 & －1 & －1 & 0 & －1 & －1 \\
\hline 73？ & －1 & 0 & 1 & －1 & －1 & 0 & 0 & －1 & －1 & 3 & －1 & 3 & \(\bigcirc\) & －1 & 2 & 3 & －1 & 1 & 1 & 0 \\
\hline
\end{tabular}
NRINCIPAL INFLTS
ミムT:VALLE
\begin{tabular}{ll}
1 & 0 \\
2 & 1 \\
3 & 1 \\
4 & 0 \\
5 & 0 \\
7 & 0 \\
7 & 1 \\
\(a\) & 0 \\
9 & 1 \\
10 & 1 \\
11 & 1 \\
12 & 0 \\
13 & 0 \\
14 & 1
\end{tabular}
NFINCIPNL CLTELJj
GATE VALUF
    117 O
    11日 2
    119 1
    120 1
```

```
121 2
12? 3
123 0
124 0
```

TIME FCR VECTCR CCMPUTATICN IS
246

## $N L=1970 \leq 5$

```
TFST NUMEEF 3
FIN valuES
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline PIN & 1 & 2 & 3 & 4 & 5 & 0 & 7 & 8 & 9 & 10 & 11 & 12 & 13 & 14 & 15 & 10 & 17 & 18 & 15 & 20 \\
\hline 737? & 22 & ¢ 3 & 24 & 25 & 20 & 27 & 28 & 29 & 30 & 31 & 32 & 33 & 34 & 35 & 36 & 37 & 33 & 39 & 40 & 41 \\
\hline 37?* & 43 & 44 & 75 & 46 & 47 & 43 & 49 & E0 & 51 & 52 & 53 & 54 & 55 & 56 & 57 & 58 & 59 & 60 & E1 & 62 \\
\hline 33? \({ }^{\text {P }}\) & E4 & \(\epsilon E\) & 6. 5 & \(E 7\) & \(\epsilon 9\) & 69 & 70 & 71 & 72 & 73 & 74 & 75 & 76 & 77 & 73 & 79 & व0 & 81 & ② & 93 \\
\hline P37 & 85 & \(\varepsilon 6\) & 47 & 38 & E9 & so & 51 & 92 & 93 & 94 & 95 & 90 & 97 & 98 & 59 & 100 & 101 & 102 & 103 & 104 \\
\hline ? 371 & \(1 C E\) & 167 & 108 & 105 & 110 & 111 & 112 & 113 & 114 & 115 & 116 & 117 & & & & & & & & \\
\hline value & c & 0 & 1 & 0 & 1 & 1 & 1 & 0 & 1 & 1 & 1 & 0 & 0 & 1 & 0 & 0 & 0 & 0 & 1 & -1 \\
\hline - & -1 & -1 & 1 & -1 & -1 & -1 & -1 & 0 & -1 & -1 & -1 & -1 & 1 & -1 & -1 & -1 & -1 & 1 & c & 0 \\
\hline 2727 & 0 & 3 & -1 & -1 & -1 & -1 & 0 & -1 & -1 & -1 & -1 & 1 & -1 & -1 & -1 & -1 & 1 & 0 & & -1 \\
\hline 27? \({ }^{\text {2 }}\) & -1 & -1 & 3 & -1 & -1 & 0 & -1 & -1 & -1 & 2 & -1 & -1 & 2 & , & -1 & -1 & -1 & 0 & -1 & -1 \\
\hline 77?? & -1 & 0 & 1 & -1 & -1 & 0 & 0 & -1 & -1 & 3 & -1 & 3 & 0 & -1 & 2 & 3 & -1 & 1 & 1 & 0 \\
\hline ? 3 ? \(?\) & 0 & 1 & 3 & 1 & 1 & 2 & 3 & 0 & -1 & -1 & 0 & 1 & & & & & & & & \\
\hline
\end{tabular}
PRINCIFAL INFLTS
\begin{tabular}{rc} 
CATF & VALUF \\
1 & 0 \\
2 & 0 \\
3 & 1 \\
4 & 0 \\
5 & 1 \\
6 & 1 \\
7 & 1 \\
9 & 0 \\
5 & 1 \\
10 & 1 \\
11 & 1 \\
12 & 0 \\
13 & 0 \\
14 & 1
\end{tabular}
```

PPINCIPAL CLIFLIS
GAIF VALUF:

| 117 | 0 |
| :--- | :--- |
| 118 | 2 |
| 115 | 1 |
| 120 | 1 |
| 121 | 2 |
| 122 | 3 |
| 123 | 0 |
| 124 | 0 |

## TEST NUMEER

## pin values

| PIN | 1 | 2 | 3 | 4 | 5 | $\epsilon$ | 7 | $\varepsilon$ | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 15 | 23 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ？？？？ | 22 | 23 | 24 | 25 | ¢ 6 | 27 | 28 | 25 | 30 | 31 | 32 | 33 | 34 | 35 | 35 | 37 | 38 | 39 | ＋0 | 1 |
| ？？？＊ | 43 | 44 | 45 | 40 | 47 | 48 | 49 | 50 | 51 | ¢ 2 | 53 | 54 | 55 | 5 6 | 57 | 53 | 55 | Co | 51 | 2 |
| ？？？${ }^{\text {？}}$ | 64 | $\epsilon 5$ | C5 | 67 | 63 | Es | 70 | 71 | 72 | 73 | 74 | 75 | 75 | 77 | 78 | 79 | 80 | － 1 | d 2 | 93 |
| 13？${ }^{\text {？}}$ | $\varepsilon 5$ | を $\epsilon$ | 87 | 88 | 29 | so | 91 | 92 | 93 | 94 | 95 | 96 | 97 | 38 | 97 | 100 | 101 | 102 | 103 | 04 |
| ？7？1 | 106 | 167 | 10.3 | 105 | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 |  |  |  |  |  |  |  |  |
| VALUF． | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | $\bigcirc$ | 0 | 0 | 1 | －1 |
|  | －1 | －1 | 1 | －1 | 1 | －1 | －1 | 0 | －1 | －1 | －1 | －1 | 1 | －1 | －1 | －1 | －1 | 1 | $c$ |  |
| ？？？？ | c | 3 | －1 | －1 | －1 | －1 | 0 | －1 | －1 | －1 | －1 | 1 | －1 | －1 | －1 | －1 | 1 | c | 1 | －1 |
| ？ 37 ？ | －1 | －1 | 3 | －1 | －1 | 0 | －1 | －1 | －1 | 2 | －1 | －1 | 2 | 1 | －1 | －1 | －1 | 0 | －1 | 1 |
| ？？？？ | －1 | 0 | 1 | －1 | －1 | 0 | 0 | －1 | －1 | 3 | －1 | 3 | 0 | －1 | 2 | 3 | －1 | 1 | 1 |  |
| ？？？？ | 0 |  | 3 |  |  | 2 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

ORINEIPAL INFLTS
GATE VALUE

| 1 | 0 |
| :---: | :---: |
| 2 | 0 |
| 3 | 1 |
| 4 | 0 |
| 5 | 0 |
| $\epsilon$ | 1 |
| 7 | 1 |
| 8 | 0 |
| 9 | 1 |
| 10 | 1 |
| 11 | 1 |
| 12 | 0 |
| 13 | 0 |
| 14 | 1 |

2FINCIPAL CUTPUTS
Gate value

| 117 | 0 |
| :--- | :--- |
| 118 | 2 |
| 119 | 1 |
| 120 | 1 |
| 121 | 2 |
| 122 | 3 |
| 123 | 0 |
| 124 | 0 |

TIME FOR VECTOR CCNPUTATICN IS
$M=1 E 7201$

IF：ST NUMEFF
fin values

| $P I N$ | 1 | 2 | 3 | ＋ | 5 | $\varepsilon$ | 7 | $\varepsilon$ | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 15 | 17 | 18 | 15 | 20 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ？？？？ | ¢ 2 | ＜3 | 24 | $=5$ | E 6 | 27 | 2 月 | 25 | 30 | 31 | 32 | 33 | 34 | 35 | 35 | 37 | 33 | 36 | ＋0 | ＋1 |
| ？ 3 ？＊ | 42 | 44 | 45 | 46 | 47 | $+8$ | 49 | 50 | 51 | ¢2 | 53 | 54 | 55 | 55 | 57 | 53 | う¢ | co | －1 | 62 |
| ？？？？ | $\epsilon 4$ | をE | 65 | 67 | ¢8 | $\epsilon 5$ | 70 | 71 | 72 | 73 | 74 | 75 | 78 | 77 | 73 | 77 | a 0 | 91 | 72 | 83 |
| ？？？${ }^{\text {？}}$ | E | $\varepsilon \epsilon$ | 37 | ¢8 | E9 | So | 51 | ＞2． | 93 | 54 | 75 | 90 | 97 | Ss | 49 | 100 | 101 | 102 | 163 | 104 |
| ？ 3 ？1 | 1 Ct | 167 | $13 £$ | 105 | 110 | 111 | 112 | 113 | $1: 4$ | 115 | 110 | 111 |  |  |  |  |  |  |  |  |
| VALUE： | c | c | 1 | 0 | $c$ | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | －1 |
|  | －1 | －1 | 1 | －1 | －1 | －1 | －1 | 0 | －1 | －1 | －1 | －1 | 1 | －1 | －1 | －1 | －1 | 1 | c | O |
| ？？？？ | c | 2 | －1 | －1 | －1 | －1 | 0 | －1 | －1 | －1 | －1 | 1 | －1 | －1 | －1 | －1 | 1 | U | 1 | －1 |
| ？3？$?$ | －1 | －1 | 3 | －1 | －1 | 0 | －1 | －1 | －1 | 2 | －1 | －1 | 2 | 1 | －1 | －1 | －1 | c | －1 | 1 |


| $2 ? 7 ?$ | -1 | 0 | 1 | -1 | -1 | 0 | 0 | -1 | -1 | 3 | -1 | 3 | 0 | -1 | 2 | 3 | -1 | 1 | 1 | 0 |
| ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: |

DRINCIPAL INFUTS
GATE VALUE

| 1 | 0 |
| :--- | :--- |
| 2 | 0 |
| 3 | 1 |
| 4 | 0 |
| 6 | 0 |
| 6 | 0 |
| 7 | 1 |
| $e$ | 0 |
| 6 | 1 |
| 10 | 1 |
| 11 | 1 |
| 12 | $C$ |
| 13 | 0 |
| 14 | 1 |

PRINGIPAL CUTFLTS
CATE VALUE
$117 \quad 0$
11 ล 2
1191
$120 \quad 1$
1212
1223
1230
1240

ENE OF RUN
:ND CF SCF FILE, ACCCUNT: J3232-PFZYEO
5ล7. PGS=
3. $C P D=$

## Problem \＃4

```
    ACCOUNT: ココ232-SRZYBO TRAIN: A REEL: 00 TRACK: ? PJNGH: N LINES/INCF:
SDF CONTFCL HJRJ, OCTAL - SOOL`0000000. I = 1, FT = S. J = O. GT = FGrLJATA
QEOV CCNTFCL HORD IN ELCCK I LCOKS WRCNG ????????????????????}??????????????????
*SCFF*
```

TIME LSED TO FQFM CCMPCNENTS IS

## FALL TS

| GATF | TYOE | FAULT |  |  |
| :---: | :---: | :---: | :---: | :---: |
| 1 | INP．JT | S¢T | To | 0 |
| 2 | Inगut | S¢． 1 | 10 | 0 |
| $\geq$ | InPut | SET | 10 | 0 |
| 4 | INPUT | SET | 10 | 1 |
| ¢ | InPut | SET | TO | 1 |
| ＊ | INPUI | SË $T$ | TC | 1 |
| 7 | INDIT | SET | T0 | 0 |
| E | INOUI | SET | 10 | 0 |
| 9 | iNOUT | SET | T0 | 1 |
| 1. | INアリ｜ | S¢ 1 | 10 | 0 |
| 11 | INPUI | SE．$T$ | ic | 0 |
| 12 | INPUI | SET | 10 | 0 |
| $1 . ?$ | InJul | SFPT | 10 | 0 |
| 14 | ［NDリ！ | SEf | To | 1 |
| 125 | L INH： |  |  |  |

3 GF GATE

GATF ASEICANIENTS
Gr IP $A C J A C E A T D I N E$
$120 \quad 1$
$220 \quad 2$
320 3
4214
$5 \quad 21$
t． $21 \leqslant$
，2C，
－ $2 \mathrm{C} \quad \varepsilon$
9215
$1020 \quad 10$
$1120 \quad 11$
$12 \quad 20 \quad 12$
132015
$1+2116$
$154 \quad 515$
16 － 7 16
$17+517$
$1 .+1114$
16 － 1314
？ 51 इ 20
$21 \leq f$ ？ 21

| 22 | 5 | $\epsilon$ | 2 | 22 |
| :---: | :---: | :---: | :---: | :---: |
| 23 | 5 | 15 | 22 | 23 |
| 24 | 8 | 21 | 23 | 24 |
| 25 | 5 | I | 15 | 25 |
| 20 | 5 | 4 | $\leqslant$ | 20 |
| 27 | 三 | $\epsilon$ | 27 |  |
| 28 | 5 | 25 | 26 | 28 |
| 27 | $\varepsilon$ | 27 | 28 | 29 |
| 30 | E | 7 | 1 | 30 |
| 31 | 5 | $\varepsilon$ | 30 | $\pm 1$ |
| 32 | E | $\varepsilon$ | 2 | 32 |
| 33 | 5 | 16 | $\geq 2$ | 3.3 |
| 34 | $\varepsilon$ | $\pm 1$ | 33 | 34 |
| 35 | 5 | 16 | 3 | 35 |
| 36 | $j$ | 4 | 7 | 36 |
| 37 | 3 | 3 | 37 |  |
| 38 | 6 | 3 ¢ | 36 | 32 |
| 35 | 9 | こ7 | 39 | 39 |
| 40 | 5 | $\varsigma$ | 1 | 40 |
| 41 | 5 | 1 C | 40 | 41 |
| 42 | 5 | 10 | 2 | 42 |
| 43 | 5 | 17 | 42 | 43 |
| 44 | $\varepsilon$ | 41 | 43 | 117 |
| 45 | 5 | 17 | 3 | 75 |
| 40 | 5 | 4 | 5 | 46 |
| 47 | $\geq$ | 10 | 47 |  |
| 48 | 6 | 45 | 46 | 48 |
| 49 | c | 47 | 43 | 45 |
| 50 | 5 | 11 | 1 | 50 |
| 51 | 5 | 12 | 50 | 51 |
| ¢2 | 5 | 12 | 2 | 52 |
| 53 | E | $1 \varepsilon$ | $\leq 2$ | 53 |
| 54 | $\varepsilon$ | $\leqslant 1$ | ¢ 3 | §4 |
| こ5 | 5 | $1 \varepsilon$ | 3 | 55 |
| 50 | 5 | 4 | 11 | 5 c |
| 57 | 3 | 12 | 57 |  |
| 58 | $\epsilon$ | E | 56 | 53 |
| 59 | $\varepsilon$ | § 7 | 58 | 55 |
| 80 | こ | ¢ 5 | 60 |  |
| ¢ 1 | 5 | 24 | こヲ | $\epsilon 1$ |
| 02 | 5 | 24 | 24 | 62 |
| $E 3$ | 5 | 45 | 62 | 63 |
| 64 | 5 | 24 | 34 | 54 |
| 65 | 5 | 44 | 64 | 65 |
| c 6 | E | $\leq 5$ | $\epsilon$ S | $\epsilon \epsilon$ |
| ¢ 7 | $\varepsilon$ | to | $\epsilon 1$ | 07 |
| ¢ | c | $\epsilon$ こ | E7 | 68 |
| 6.3 | 8 | $\epsilon E$ | 69 | 55 |
| 70 | $\subseteq$ | 24 | $\geq 4$ | 70 |
| 71 | 5 | 44 | 70 | 71 |
| 72 | 5 | ¢ 4 | 71 | 72 |
| 73 | 7 | 14 | 72 | 7 7 |
| 74 | $\leq$ | \％${ }^{\text {a }}$ | 34 | 74 |
| 15 | 5 | 44 | $7+$ | 75 |
| $7 \epsilon$ | 7 | ¢ ${ }^{\text {a }}$ | 75 | 75 |
| 77 | 11 | 84 | 29 | 77 |
| 7 7 | 5 | $\varepsilon$ | 54 | 78 |
| 79 | $\leqslant$ | 44 | $7 \cdot 3$ | 79 |


| 80 | 5 | 34 | 75 | 30 |
| :---: | :---: | :---: | :---: | :---: |
| 81 | 5 | 15 | 80 | 81 |
| $\varepsilon 2$ | $\subseteq$ | 44 | 34 | 82 |
| 83 | 5 | ¢ 5 | $\varepsilon 2$ | 83 |
| 8.4 | 5 | 15 | 83 | 34 |
| 85 | ¢ | 34 | 40 | 85 |
| $8 t$ | 5 | 19 | $\varepsilon$ ¢ | 95 |
| 97 | E | 15 | 39 | ¢7 |
| Eค | 6 | $\varepsilon 1$ | $\varepsilon 4$ | 8 8 |
| 89 | $\epsilon$ | $\varepsilon \epsilon$ | E8 | 39 |
| 90 | 9 | $\varepsilon 7$ | Es | 90 |
| 91 | 11 | 34 | 39 | 41 |
| 92 | 5 | 14 | 54 | S 2 |
| 93 | 5 | 14 | 52 | 53 |
| 97 | 5 | 13 | 53 | 94 |
| 95 | 5 | 44 | 55 | 95 |
| St | 5 | 15 | 55 | SE |
| G 7 | 5 | 45 | 15 | 97 |
| ¢ ¢ | c | 54 | ¢ $¢$ | 58 |
| 59 | $\varepsilon$ | $\bigcirc 7$ | ¢ 2 | 39 |
| 100 | 11 | 44 | 49 | 100 |
| 101 | 5 | 14 | 54 | 101 |
| 102 | 5 | 15 | 101 | 102 |
| 103 | E | ¢ | 19 | 103 |
| 104 | $\varepsilon$ | $1 C 2$ | 103 | 104 |
| 105 | 11 | E4 | 55 | 105 |
| 106 | 7 | 14 | 19 | $10 \varepsilon$ |
| 107 | 4 | 65 | 107 |  |
| 108 | + | $7 ミ$ | 168 |  |
| 109 | 6 | $1 C 7$ | 108 | 105 |
| 110 | 11 | 77 | 90 | 110 |
| 111 | 11 | $\leq 1$ | 55 | 111 |
| 112 | 11 | 10 C | 104 | 112 |
| 113 | 11 | 1 CE | 106 | 113 |
| 117 | 5 | 110 | 111 | 119 |
| 115 | 5 | 112 | 114 | 115 |
| 116 | E | 113 | 115 | 116 |
| 117 | 2 | Es |  |  |
| 118 | 2 | 76 |  |  |
| 119 | 2 | $1 C 5$ |  |  |
| 120 | 2 | 110 |  |  |
| 121 | 2 | 111 |  |  |
| 122 | 2 | 112 |  |  |
| 123 | 2 | 113 |  |  |
| 124 | 2 | 116 |  |  |
| 125 | 22 | 117 | 44 |  |

DIN ASSIGNMENTS
FIN ACJMCENT CATES

| 1 | 1 | $2 C$ | 30 | 40 | 50 |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 2 | 2 | 26 | 32 | 42 | 52 |
| 3 | 3 | 25 | 35 | 45 | 55 |
| 4 | 4 | 26 | 36 | 46 | 56 |
| 5 | 5 | 15 | 20 | 25 |  |
| 5 | 6 | 21 | 22 | $2 ?$ |  |
| 7 | 7 | 16 | 30 | 36 |  |
| 3 | 6 | 51 | 32 | 37 | 76 |

```
F
11 11 1& 50 56
12 12 51 52 57
13 13 15
14 14 73 S2 101 10ध
15 15 2こ 25
1€ 16 ココ コ5
17 17 4ミ +5
1』1& §コ 55
lS 19 E1 &4 ヨ\epsilon &7 S4 SE S7 102 103 106
2.0 20 E1
21 21 <4
2222 23
23 2ミ24
24 24 El
25 25 2F
2G 2\epsilon 2\varepsilon
27 27 < < 
2\varepsilon 2& <c
25 25 GC
30 3C ミ1
31 ミ1 ミ4
32 32コ
33 3こ 34
\Xi4 34 &2 &4 70 74 80 &2 &5 91
35 コ5 3&
Зє こも こと
37 37 こ5
3ヵ コ& こち
39 ミ\varsigma &1 &` Э1
40 4C 41
41 +1 44
42 42 43
43 42 44
44125 6E 71 75 73 &2 53 55 100
4う +E &&
4\epsilon 4\epsilon }4
47 47 4S
\Delta\varepsilon +\varepsilon งG
#5 4s &3 Es ¢7 10C
50 50 51
51 \subseteq1 E4
&2 &2 E ミ
@ろ 53 ¢4
E4 54 72 75 7e 52 101 105
\Xi5 5` 5&
〔も 〔€ こと
5ア ミ7 〔¢
๕\varepsilon €を 〔ร
sc ss te a3 s5 103 105
<0 &0\leqslant7
\epsilon1 \epsilon1 \epsilon7
&2 Eえ E E
\epsilon3 \epsilon3 EE
\epsilon4 E4t5
\epsilonE cStet
te te Es
```

```
    67 &.7 6\varepsilon
    \epsilon\varepsilon \epsilon\varepsilon ES
    ES 65 1C7 117
    70 70 71
    71 71 72
    72727ミ
    73731くを
    74 74 7E
    7575 76
    7\epsilon 7\epsilon 11&
    77 77 11C
    7日 7& 75
    7G 7与 &C
    80 &0 &1
    ๕! E! E\varepsilon
    @2 &2 & 
    &3 &ろ &4
    \varepsilonq ह4 \varepsilon\varepsilon
    ES &\varsigma &\epsilon
    อ\epsilon &も &与
    &7 &7 SC
    \varepsilon\varepsilon उ& &¢
    ES ES SC
    so 9C 1:c
    Si O1 1111
    S2 SE S?
    53 53 ¢4
    G4 S4 ¢!
    95 ¢5 ¢t
    ¢ठ S¢ ¢&
    ¢7 ST S¢
    ¢! ¢๕ S¢
    99 99 111
100 10C 112
101 101 1ca
102 102 1C4
103 103 104
104 104 112
1C5 105 113
10E 10E 11J
107 1CT 1CS
1Ca 1CE 1Cs
105 los 115
110 110 114 120
1111 1111 114 121
112 112 115 122
113 11こ 11E 123
114 114 115
115 11\leqslant 11E
11E 11E 124
117 44 125
```

LEVELLING
FLFVZL = $\quad 95$ FLFVEL $=\quad 125 \mathrm{TOPLEV}=\quad 125$
ECANAING SECUENES



```
38
124 73 1CE lOG 115
```

| 1 | 2 | 三 | 4 | 5 | $\epsilon$ | 7 | $\varepsilon$ | $s$ | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 21 | 22 | 2 ミ | 24 | 25 | 26 | 27 | 29 | 29 | 30 | $こ 1$ | 32 | 33 | 34 | 35 | 36 | 37 | 33 | 39 | ＋ |
| 41 | 42 | 4 三 | 44 | 45 | 46 | 47 | 40 | 49 | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 53 | 55 | t J |
| $t 1$ | $t 2$ | ¢ 3 | $\epsilon 4$ | $\epsilon 5$ | －6 | 67 | $\epsilon E$ | 69 | 70 | 71 | 72 | 73 | 74 | 75 | $7 \epsilon$ | 77 | 73 | 75 | 8J |
| E 1 | ع2 | $\varepsilon 3$ | $\varepsilon 4$ | 95 | 90 | 87 | ع8 | 85 | so | 91 | 52 | 93 | 94 | 95 | 96 | 57 | 78 | 39 | 100 |
| 101 | 102 | 16 | 104 | 105 | $10 ¢$ | 107 | 1 CE | 109 | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 |  |  |  |
| 28 | 73 | 46 | 24 | 31 | 53 | 32 | 77 | 33 | 70 | 34 | 73 | 4 | 122 | 54 | co | 71 | 74 | 112 | 2； |
| 55 | 54 | € | 65 | 37 | 37 | $3{ }^{\text {e }}$ | $3 \varepsilon$ | ¢я | 23 | $\epsilon 1$ | E0 | 01 | 55 | $+1$ | $\pm 1$ | 42 | 42 | $0 \cdot 5$ | 17 |
| 72 | 71 | 72 | 102 | 44 | 44 | 45 | 45 | 102 | 11 | 75 | 74 | 75 | 72 | 47 | 47 | 48 | 43 | ¢＊ | 57 |
| 57 | ¢ 7 | $t$ ？ | \＆3 | 50 | 95 | se | 55 | 101 | 89 | 70 | 122 | 123 | 51 | 92 | 0 | 110 | 57 | 95 | 112 |
| 113 | 57 | 111 | 113 | 30 | 114 | 115 | 114 | 115 | 116 | 109 | 36 | 106 | 107 | 105 | 107 | 105 | 133 | 109 | 103 |
| 82 | ¢3 | －3 | 133 | 78 | 78 | 124 | 124 | 0 | 118 | 118 | 119 | 120 | 119 | 120 | 0 | 35 |  |  |  |

MLNEER CF TEETS =
time fef vectcr cenfutaticn is
so
$N L=C$

| ISST NUMEFF 1 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Fin values |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\bigcirc$ IN | 1 | 2 | 3 | 4 | 5 | $\epsilon$ | 7 | － | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 19 | 15 | 20 |
| ？？？？ | 22 | ここ | 24 | ¢ 5 | ¢ $¢$ | 27 | 23 | 25 | 30 | 31 | 32 | 33 | 34 | 35 | 3 c | 37 | 33 | 35 | ＋0 | ¢ 1 |
| ？？？${ }^{\text {\％}}$ | 43 | 44 | －5 | $4 E$ | $+7$ | 48 | 47 | 50 | $\div 1$ | ¢2 | 53 | $5+$ | 55 | うも | 97 | 58 | 55 | co | $\bigcirc 1$ | $=2$ |
| ？？？？ | ＋4 | 65 | ᄂó | $\varepsilon 7$ | 83 | 65 | 70 | 71 | 72 | 73 | 74 | 75 | 70 | 77 | 78 | 17 | 80 | $\varepsilon 1$ | き 2 | －3 |
| ？？？ 7 | $\varepsilon$ E | $\varepsilon ¢$ | E 7 | ミ8 | 29 | ¢ 0 | 51 | 52 | 93 | 54 | 95 | st | 97 | SE | 39 | 100 | 101 | 102 | 133 | $10 \cdot$ |
| ？？？ 1 | $16 E$ | $1 C 7$ | 103 | $1 C 7$ | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 |  |  |  |  |  |  |  |  |
| VALUE： | c | c | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 |
| ？？？？ | c | c | 1 | 0 | 1 | 1 | 1 | 0 | 0 | c | 0 | 0 | 1 | 0 | $\checkmark$ | 0 | $\bigcirc$ | 1 | 0 | ， |
| ？？？？ | c | 3 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | $\bigcirc$ | 0 | 1 | 0 | 1 |  |
| ？？？？ | 1 | 三 | 3 | 1 | 1 | 3 | 1 | 3 | 3 | 2 | 1 | 3 | 2 | 1 | 0 | 0 | 0 | 0 | ב | 3 |
| ？ 3 ？ 3 | c | 0 | 1 | 3 | 3 | 0 | 0 | 1 | 3 | 3 | 3 | 3 | 0 | 3 | 2 | 3 | ， | 1 | 1 |  |
| ？？？？ | c | 1 | 3 | 1 | 1 | 2 | 3 | 0 | 2 | 0 | 0 | 1 |  |  |  |  |  |  |  |  |

```
FFINC:PAL 1NFLYS
```

G．TE VALLC

| 1 | 0 |
| :---: | :---: |
| 2 | 0 |
| 3 | $c$ |
| 4 | 1 |
| 5 | 1 |
| 7 | 1 |
| 7 | 0 |
| 3 | 0 |
| 9 | 1 |
| 10 | 0 |
| 11 | 0 |

141
PGINCIPAL CLIFLIS
cate value
1170
1192
$119 \quad 1$
$120 \quad 1$
1212
1223
1230
124 0

ENU CF RUN
ENE CF SCF FILE. ACCCUNT: 33232-PRZYEO PCY= $336 . S P C=383.2 J S=6 R D=$

ACCOUNT: З3232-ORZYBO TRAIN: REEL: 24 TRACK: 7 DUNCH: N LINES/INCH SDF CONTFCL HORD, OCTAL - 500130000000, I = $1, F T=S, \rho=O$ CT = FIELOATA


TIME USED TO FORY COMDENENTS IS 0

FAULT RUN NUMEER 5
fallts
GATE TYPE OF FAULT
125 LINE 1 OF GATE
24 STUCK-AT-O

CATE SSIGNMENTS GT TP ACJACENT PINS
111

| 2 | 1 | 2 |
| :--- | :--- | :--- |


| 7 | 1 | 3 |
| :--- | :--- | :--- |


| 5 | 1 | 5 |
| :--- | :--- | :--- |
| $\epsilon$ | 1 | $\epsilon$ |


| 7 | 1 | 7 |
| :--- | :--- | :--- |


| 8 | 1 | $\varepsilon$ |
| :--- | :--- | :--- |
| 9 | 1 | $\varsigma$ |

10110
$11 \quad 1 \quad 11$
1212
13113
$14 \quad 1 \quad 14$
154515
$16 \quad 4 \quad 7 \quad 16$
$17 \quad 4 \quad 5 \quad 17$
$18 \quad 4 \quad 11 \quad 18$
$19413 \quad 19$
$\begin{array}{rrrrr}20 & 5 & 1 & 5 & 20 \\ 21 & 5 & 6 & 20 & 21\end{array}$
$\begin{array}{llll}22 & 5 & \epsilon & 2 \\ 22\end{array}$
$23 \quad 5 \quad 15 \quad 22 \quad 23$
$\begin{array}{llll}24 & 8 & 117 & 25 \\ 24\end{array}$
$25 \quad 5 \quad 3 \quad 15 \quad 25$
$\begin{array}{lllll}25 & 5 & 4 & 5 & 26\end{array}$
$\begin{array}{lrrrr}27 & 3 & \epsilon & 27 & \\ 28 & 6 & 25 & 2 \epsilon & 2\end{array}$
$\begin{array}{lllll}29 & 8 & 27 & 28 & 29\end{array}$
$\begin{array}{rrrrr}30 & 5 & 7 & 1 & 30 \\ 31 & 5 & \varepsilon & \geq 0 & 31\end{array}$
$\begin{array}{lllll}31 & 5 & \varepsilon & 30 & 31 \\ 32 & 5 & \varepsilon & 2 & 32\end{array}$
$\begin{array}{lllll}33 & 5 & 16 & \Xi 2 & 33 \\ 34 & \therefore & \vdots 1 & 33 & 34\end{array}$
$\begin{array}{rllll}34 & 8 & こ 1 & 33 & 34 \\ 35 & 5 & 16 & 3 & 35\end{array}$

| 36 | 5 | 4 | 7 | 36 |
| :---: | :---: | :---: | :---: | :---: |
| 37 | 3 | $\varepsilon$ | 37 |  |
| 38 | 6 | 35 | 36 | 38 |
| 39 | 8 | 37 | 38 | 39 |
| 40 | 5 | 5 | 1 | 40 |
| 41 | 5 | 10 | 40 | 41 |
| 42 | 5 | 10 | 2 | 42 |
| 43 | 5 | 17 | 42 | 43 |
| 44 | 8 | 41 | 43 | 44 |
| 45 | 5 | 17 | 3 | 45 |
| 46 | 5 | 4 | 5 | 46 |
| 47 | 3 | 10 | 47 |  |
| 48 | 6 | $4 \subseteq$ | 46 | 48 |
| 49 | 8 | 47 | 48 | 49 |
| 50 | 5 | 11 | 1 | 50 |
| 51 | 5 | 12 | 50 | 51 |
| 52 | 5 | 12 | 2 | 52 |
| 53 | 5 | 12 | ऽ2 | 53 |
| 54 | 8 | 51 | E3 | 54 |
| 55 | 5 | 12 | 3 | 55 |
| 56 | 5 | 4 | 11 | 56 |
| 57 | 3 | 12 | 57 |  |
| 58 | 6 | 55 | 56 | 58 |
| 59 | 9 | 57 | 58 | 59 |
| 60 | 3 | 25 | 60 |  |
| 61 | 5 | 24 | 39 | 61 |
| E2 | 5 | 24 | 34 | 62 |
| 63 | 5 | 45 | E 2 | 63 |
| 64 | 5 | 24 | 34 | 64 |
| E5 | 5 | 44 | 64 | 65 |
| 66 | 5 | 55 | 65 | 66 |
| E7 | 6 | 60 | $\epsilon 1$ | 67 |
| 68 | 6 | $\epsilon 3$ | 67 | 68 |
| 65 | 8 | $\epsilon$ E | 68 | 59 |
| 70 | 5 | 24 | 34 | 70 |
| 71 | 5 | 44 | 70 | 71 |
| 72 | 5 | 54 | 71 | 72 |
| 73 | 7 | 14 | 72 | 73 |
| 74 | 5 | 24 | 34 | 74 |
| 75 | 5 | 44 | 74 | 75 |
| 7 7 | 7 | 54 | 75 | 76 |
| 77 | 11 | 24 | 29 | 77 |
| 78 | 5 | 8 | 54 | 78 |
| 79 | 5 | 44 | 78 | 79 |
| 80 | 5 | 34 | 79 | 80 |
| 81 | 5 | 15 | 80 | 81 |
| 82 | 5 | 44 | 34 | 82 |
| 83 | 5 | 59 | $\varepsilon 2$ | 93 |
| 84 | 5 | 19 | 83 | 84 |
| 85 | 5 | 34 | 45 | 85 |
| 86 | 5 | 15 | ع 5 | 86 |
| 87 | 5 | 19 | $\geq 9$ | 87 |
| 88 | 6 | 81 | 84 | 38 |
| 29 | 6 | $\varepsilon \epsilon$ | ¢ $¢$ | 89 |
| So | 8 | ¢ 7 | 89 | 90 |
| 91 | 11 | 34 | 39 | 91 |
| 92 | 5 | 14 | 54 | 92 |
| 93 | 5 | 44 | 52 | 93 |


| 94 | 5 | 15 | 53 | 94 |
| ---: | ---: | ---: | ---: | ---: |
| 55 | 5 | 44 | 59 | 95 |
| 96 | 5 | 15 | 55 | 96 |
| 57 | 5 | 45 | 19 | 97 |
| 58 | 6 | 54 | 56 | 98 |
| 99 | 5 | 57 | 98 | 99 |
| 100 | 11 | 44 | 45 | 100 |
| 101 | 5 | 14 | 54 | 101 |
| 102 | 5 | 15 | 101 | 102 |
| 103 | 5 | 55 | 19 | 103 |
| 104 | 9 | 102 | 103 | 104 |
| 105 | 11 | 54 | 59 | 105 |
| 106 | 7 | 14 | 19 | 106 |
| 107 | 4 | 65 | 107 |  |
| 108 | 4 | 73 | 108 |  |
| 109 | 6 | 107 | 108 | 109 |
| 110 | 11 | 77 | 90 | 110 |
| 111 | 11 | 51 | 99 | 111 |
| 112 | 11 | 100 | 104 | 112 |
| 113 | 11 | 105 | 106 | 113 |
| 114 | 5 | 110 | 111 | 114 |
| 115 | 5 | 112 | 114 | 115 |
| 116 | 5 | 113 | 115 | 116 |
| 117 | 2 | 65 |  |  |
| 118 | 2 | 76 |  |  |
| 115 | 2 | 105 |  |  |
| 120 | 2 | 110 |  |  |
| 121 | 2 | 111 |  |  |
| 122 | 2 | 112 |  |  |
| 123 | 2 | 113 |  |  |
| 124 | 2 | 116 |  |  |
| 125 | 22 | 21 | 117 |  |

PIN ASSIGNNENTS
PIN ADJACENT GATES

| 1 | 1 | 20 | 30 | 40 | 50 |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 | 2 | 22 | 32 | 42 | 52 |  |  |  |  |  |  |
| 3 | 3 | 25 | こ 5 | 45 | 55 |  |  |  |  |  |  |
| 4 | 4 | $2 \epsilon$ | 36 | 46 | 56 |  |  |  |  |  |  |
| 5 | 5 | 15 | 20 | 26 |  |  |  |  |  |  |  |
| $\epsilon$ | $\epsilon$ | 21 | 22 | 27 |  |  |  |  |  |  |  |
| 7 | 7 | $1 \epsilon$ | ミ0 | 36 |  |  |  |  |  |  |  |
| 8 | 8 | 三1 | こ2 | 37 | 78 |  |  |  |  |  |  |
| 9 | 9 | 17 | 40 | 46 |  |  |  |  |  |  |  |
| 10 | 10 | 41 | 42 | 47 |  |  |  |  |  |  |  |
| 11 | 11 | $1 \varepsilon$ | 50 | 56 |  |  |  |  |  |  |  |
| 12 | 12 | 51 | ¢2 | 57 |  |  |  |  |  |  |  |
| 13 | 13 | 15 |  |  |  |  |  |  |  |  |  |
| 14 | 14 | 73 | 52 | 101 | 106 |  |  |  |  |  |  |
| 15 | 15 | 23 | 25 |  |  |  |  |  |  |  |  |
| 16 | $1 \epsilon$ | こコ | ミ5 |  |  |  |  |  |  |  |  |
| 17 | 17 | 43 | 45 |  |  |  |  |  |  |  |  |
| 18 | 18 | ¢ | ¢5 |  |  |  |  |  |  |  |  |
| 15 | 15 | a 1 | 24 | 86 | 87 | 94 | 96 | 57 | 102 | 103 | 106 |
| 20 | 20 | 21 |  |  |  |  |  |  |  |  |  |
| 21 | 21 | 125 |  |  |  |  |  |  |  |  |  |
| 22 | 22 | 23 |  |  |  |  |  |  |  |  |  |


| 23 | 23 | 24 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 24 | 24 | $\epsilon 1$ | 62 | 64 | 70 | 74 | 77 |  |  |
| 2.5 | 25 | $2 \varepsilon$ |  |  |  |  |  |  |  |
| $2 \epsilon$ | 26 | $2 \varepsilon$ |  |  |  |  |  |  |  |
| 27 | 27 | 29 |  |  |  |  |  |  |  |
| 28 | 28 | 25 |  |  |  |  |  |  |  |
| 29 | 25 | $\leqslant 0$ | 77 |  |  |  |  |  |  |
| 30 | 30 | 31 |  |  |  |  |  |  |  |
| 31 | 31 | 34 |  |  |  |  |  |  |  |
| 32 | 32 | 33 |  |  |  |  |  |  |  |
| 33 | 33 | 34 |  |  |  |  |  |  |  |
| 34 | 34 | $\epsilon 2$ | 64 | 70 | 74 | 80 | 82 | 85 | 91 |
| 35 | 35 | コย |  |  |  |  |  |  |  |
| E¢ | 36 | Зع |  |  |  |  |  |  |  |
| 37 | 37 | 35 |  |  |  |  |  |  |  |
| 38 | 38 | 35 |  |  |  |  |  |  |  |
| 39 | $3 \varepsilon$ | $\varepsilon 1$ | 87 | 91 |  |  |  |  |  |
| 40 | 40 | 41 |  |  |  |  |  |  |  |
| 41 | 41 | 44 |  |  |  |  |  |  |  |
| 42 | 42 | 43 |  |  |  |  |  |  |  |
| 43 | 43 | 44 |  |  |  |  |  |  |  |
| 44 | 44 | 65 | 71 | 75 | 79 | 82 | 93 | 95 | 100 |
| 45 | 4.5 | 45 |  |  |  |  |  |  |  |
| $4 \epsilon$ | 46 | $4 E$ |  |  |  |  |  |  |  |
| 47 | 47 | 45 |  |  |  |  |  |  |  |
| 48 | 48 | 45 |  |  |  |  |  |  |  |
| 49 | 49 | $\epsilon E$ | 85 | 97 | 100 |  |  |  |  |
| 50 | 50 | E1 |  |  |  |  |  |  |  |
| 51 | 51 | E4 |  |  |  |  |  |  |  |
| E2 | 巨2 | E |  |  |  |  |  |  |  |
| ¢ 3 | 53 | ¢ 4 |  |  |  |  |  |  |  |
| 54 | 54 | 72 | 76 | 78 | 92 | 101 | 105 |  |  |
| 55 | 55 | EE |  |  |  |  |  |  |  |
| $5 \epsilon$ | 56 | 5 |  |  |  |  |  |  |  |
| 57 | 57 | 55 |  |  |  |  |  |  |  |
| 5 | 58 | 55 |  |  |  |  |  |  |  |
| 59 | 50 | E6 | 23 | 95 | 103 | 105 |  |  |  |
| 60 | 60 | 67 |  |  |  |  |  |  |  |
| 61 | $E 1$ | € 7 |  |  |  |  |  |  |  |
| $\epsilon 2$. | 62 | $\epsilon \geq$ |  |  |  |  |  |  |  |
| $\epsilon 3$ | 63 | $\epsilon \varepsilon$ |  |  |  |  |  |  |  |
| $\epsilon 4$ | 64 | $E 5$ |  |  |  |  |  |  |  |
| E 5 | 65 | $\epsilon \in$ |  |  |  |  |  |  |  |
| E 6 | $6 \epsilon$ | 65 |  |  |  |  |  |  |  |
| ¢7 | 67 | 68 |  |  |  |  |  |  |  |
| 68 | 63 | 65 |  |  |  |  |  |  |  |
| 69 | 60 | 107 | 117 |  |  |  |  |  |  |
| 70 | 70 | 71 |  |  |  |  |  |  |  |
| 71 | 71 | 72 |  |  |  |  |  |  |  |
| 72 | 72 | 7 7 |  |  |  |  |  |  |  |
| 73 | 73 | 1 C ¢ |  |  |  |  |  |  |  |
| 74 | 74 | 75 |  |  |  |  |  |  |  |
| 75 | 75 | 76 |  |  |  |  |  |  |  |
| 76 | 76 | 112 |  |  |  |  |  |  |  |
| 77 | 77 | 110 |  |  |  |  |  |  |  |
| 78 | 78 | 75 |  |  |  |  |  |  |  |
| 79 | 79 | 8 C |  |  |  |  |  |  |  |
| 80 | 80 | 21 |  |  |  |  |  |  |  |


| $\varepsilon 1$ | 81 | ع |
| :---: | :---: | :---: |
| 92 | 82 | ع 3 |
| 93 | 83 | $\bigcirc 4$ |
| 84 | $\varepsilon 4$ | ع |
| $\varepsilon 5$ | 85 | $\varepsilon \in$ |
| \& $\epsilon$ | 86 | ¢ 5 |
| 87 | $\varepsilon 7$ | 9 C |
| 88 | 88 | ¢ 5 |
| 89 | 85 | 90 |
| so | 90 | 110 |
| 51 | $\bigcirc 1$ | 111 |
| 52 | ¢2 | $\varsigma$ ミ |
| 53 | 63 | 54 |
| 54 | 54 | ¢ |
| 55 | 55 | 56 |
| SE | ¢ 6 | ¢ |
| 57 | ¢ 7 | ¢ 9 |
| 98 | ¢8 | $5 ¢$ |
| 55 | sc | 111 |
| 100 | 100 | 112 |
| 101 | 101 | 102 |
| 102 | 102 | 104 |
| 103 | 103 | 104 |
| 104 | 104 | 112 |
| 105 | 105 | 113 |
| $10 \in$ | 106 | 113 |
| 107 | 107 | 1 C 5 |
| 108 | 109 | 105 |
| 105 | 105 | 115 |
| 110 | 110 | 114 |
| 111 | 111 | 114 |
| 112 | 112 | 115 |
| 113 | 113 | 116 |
| 114 | 114 | 115 |
| 115 | 115 | $11 \epsilon$ |
| $11 \epsilon$ | 116 | 124 |
| 117 | 125 | 24 |

LEVELLING

| EV |  |  |  |  | 1 OLEVEL = |  |  |  |  | 31 | TOPLEV = |  |  | 122 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SEANN | NG | SECUENCE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 125 | 24 | 77 | 110 | 120 | 114 | 115 | 116 | 124 | 74 | 75 | 76 | 118 | 70 | 71 | 72 | 73 | 108 | 54 | 65 |
| EE | $f 2$ | 63 | E1 | 67 | 65 | 69 | 117 | 107 | 109 | 119 | 21 | 33 | 90 | 111 | 112 | 113 | 60 | 29 | 20 |
| 22 | 27 | $\epsilon$ | $2 \cdot$ | 87 | 89 | 91 | 39 | 59 | 100 | 104 | 105 | 106 | 37 | 38 | 25 | 15 | 26 | 5 | 86 |
| 88 | 57 | ¢ | 102 | 103 | 35 | 36 | $\varepsilon 5$ | 49 | 47 | 48 | 45 | 46 | 81 | 84 | 94 | 56 | 19 | 13 | 101 |
| 80 | 83 | 53 | 55 | 59 | 57 | 58 | 55 | 56 | 3 | 4 | 75 | 82 | 34 | 44 | 31 | 33 | 41 | 43 | 30 |
| 16 | 32 | 40 | 17 | 42 | 10 | 7 | 9 | 92 | 14 | 78 | 54 | 51 | 53 | $\varepsilon$ | 50 | 1 | 18 | 52 | 2 |
| 12 | 11 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |



| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: |
| 0 | 0 | 0 | 24 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | $C$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 25 | 23 | $2 \epsilon$ | 20 | 21 | 27 | $2 \epsilon$ | 27 | 29 | 15 | $1 \epsilon$ | 17 | 18 | 11 | 12 | 0 | 4 | 0 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 | 30 | 30 | 0 | 6 | 0 | 0 | 0 | 7 | 8 | 0 | 2 |  |  |

TIME FOR VECTGR ECMPUTATION IS 27666
$N L=4 C 72 \epsilon$

```
TEST NUMRER
```

| FIN | 1 | 2 | 3 | 4 | 5 | $F$ | 7 | 8 | s | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ?7?? | 22 | 23 | 24 | 25 | 25 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 | 40 | 41 |
| ? 3 ?* | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 58 | 59 | EO | 61 | 62 |
| 37? ${ }^{\text {? }}$ | ¢ 4 | 65 | 66 | 67 | 68 | 69 | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | 80 | 81 | 82 | 33 |
| ?37T | $\varepsilon 5$ | $\varepsilon \epsilon$ | 37 | 23 | $\varepsilon 9$ | $\bigcirc 0$ | 91 | 92 | 93 | 54 | 95 | 96 | 97 | 98 | 99 | 100 | 101 | 102 | 103 | 104 |
| ? 3 ? 1 | 106 | 1 C 7 | 108 | 100 | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 |  |  |  |  |  |  |  |  |
| VALUE | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| ? ? ? ? | 0 | 0 | 2 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 |
| ? 37 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 2 |
| 13? ${ }^{\text {3 }}$ | 2 | 2 | 0 | 0 | 0 | 1 | 2 | 2 | 2 | 3 | 2 | 2 | 3 | 2 | 1 | 1 | 1 | 1 | 1 | 0 |
| ? 3 ? 7 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 |

DPINCIPAL INPUTS
GATE VALUE

| 1 | 1 |
| :--- | :--- |
| 2 | 0 |
| 3 | 1 |
| 4 | 1 |
| 5 | 1 |
| 6 | 1 |
| 7 | 0 |
| 8 | 1 |
| 5 | 0 |
| 10 | 1 |
| 11 | 0 |
| 12 | 1 |
| 13 | 0 |
| 14 | 1 |

ORINCIPAL CLTPUTS
GATE VALUE
$117 \quad 1$
$118 \quad 3$
1192
$120 \quad 2$
$121 \quad 1$
122 1
123 1
1242

END OF RUN
END OF SDF FILE, ACCOUNT: 33232-PFZYBO PCY= 322, SPC= 369, PGS= $=6 R D=$

ACCOUNT: 33232-ORZYAO TRAIN: REEL: 24 TRACK: 7 PIJNCH: N LINES/INCH STF CENTFOL KOFD, OCTAL - 500130000000. I = 1,FT = S, P = O. CT =FIEDATA ABOVE CONTFOL WORO IN BLCCK 1 LDOKS WRDNG ???????????? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? *SCFF*

TIME USED TO FORM CCMPCNENTS IS 0

```
EAULT RUN NUMBER 6
```

FAULTS
GATE TYPE OF FAULT
L2S LINE OF GATE
12E CROSS WIRE ANO EETWEEN LINE
AND LINE
GITF ASSIENNENTS
GT TP ACJACENT PINS

| 1 | 1 | 1 |
| :--- | :--- | :--- |


| 2 | 1 | 2 |
| :--- | :--- | :--- |


| 3 | 1 | 3 |
| :--- | :--- | :--- |
| 4 | 1 | 5 |


| 4 | 1 | 4 |
| :--- | :--- | :--- |

6
7

| 7 | 1 |
| :--- | :--- |
| 0 | 1 |
| 9 | 1 |

$10 \quad 1 \quad 1 \mathrm{c}$
$11 \quad 1 \quad 11$
12112
13113
$14 \quad 1 \quad 14$
$15 \quad 4 \quad 5 \quad 15$

| 16 | 4 | 7 | 16 |
| :--- | :--- | :--- | :--- |
| 17 | 4 | 9 | 17 |


| 18 | 4 | 11 | 19 |
| :--- | :--- | :--- | :--- |


| 19 | 4 | 13 | 19 |
| ---: | ---: | ---: | ---: |
| 20 | 5 | 1 | 6 |

2051 \& 20

| 21 | 5 | 6 | 20 | 21 |
| :--- | :--- | :--- | :--- | :--- |


| 22 | 5 | 6 | 2 | 22 |
| :--- | :--- | :--- | :--- | :--- |
| 25 | 5 | 5 | 22 | 23 |

$25 \quad 5 \quad 15 \quad 22 \quad 23$
$2.4 \quad 8117 \quad 23118$
$25 \quad 5 \quad 3 \quad 15 \quad 25$
2654526
$27 \quad 3 \in 27$
$29 \quad 6 \quad 25 \quad 25 \quad 23$
$29 \quad \varepsilon \quad 27 \quad 29119$

| 30 | 5 | 7 | 1 | 30 |
| :--- | :--- | :--- | :--- | :--- |


| $\Xi 1$ | 5 | $\varepsilon$ | 30 | 31 |
| :--- | :--- | :--- | :--- | :--- |
| $\Xi 2$ | 5 | $\varepsilon$ | 2 | 32 |

33 s le ミ2 33

| 34 | 8 | 31 | ココ | 34 |
| :---: | :---: | :---: | :---: | :---: |
| 35 | 5 | 16 | 3 | 35 |
| 36 | 5 | 4 | 7 | 36 |
| こ7 | 3 | $\varepsilon$ | 37 |  |
| 38 | 6 | 35 | 36 | 38 |
| 39 | $\varepsilon$ | 37 | 38 | 39 |
| 40 | 5 | 5 | 1 | 40 |
| 41 | 5 | 10 | 40 | 41 |
| 42 | 5 | 10 | 2 | 42 |
| 43 | 5 | 17 | 42 | 43 |
| 44 | 8 | 41 | 43 | 44 |
| 4E | 5 | 17 | 3 | 45 |
| 46 | 5 | 4 | 9 | 46 |
| 47 | 3 | 10 | 47 |  |
| 48 | $\epsilon$ | 45 | 46 | 48 |
| 49 | 8 | 47 | 42 | 49 |
| 50 | 5 | 11 | 1 | 50 |
| 51 | 5 | 12 | 50 | 51 |
| 52 | 5 | 12 | 2 | 52 |
| 53 | 5 | $1 \varepsilon$ | E2 | 53 |
| 54 | 8 | S1 | 53 | 54 |
| 55 | 5 | $1 \varepsilon$ | 3 | 55 |
| $5 \epsilon$ | 5 | 4 | 11 | 56 |
| 57 | 3 | 12 | 57 |  |
| $5 ?$ | $\epsilon$ | 厄巨 | ¢ | 58 |
| 59 | 8 | E7 | 58 | 59 |
| 60 | 3 | 25 | 60 |  |
| 61 | 5 | 24 | 39 | E 1 |
| 62 | 5 | 24 | 34 | 62 |
| 63 | 5 | 49 | 62 | 63 |
| 64 | 5 | 24 | 34 | 64 |
| 65 | 5 | 44 | 64 | 65 |
| 66 | 5 | E9 | $\epsilon E$ | 66 |
| 67 | $\epsilon$ | $\in 0$ | $\epsilon 1$ | 67 |
| 68 | 6 | E | E 7 | 68 |
| 69 | $\varepsilon$ | EE | 68 | 69 |
| 70 | 5 | 24 | 34 | 70 |
| 71 | 5 | 44 | 70 | 71 |
| 72 | 5 | E4 | 71 | 72 |
| 73 | 7 | 14 | 72 | 73 |
| 74 | 5 | 24 | こ4 | 74 |
| 75 | 5 | 44 | 74 | 75 |
| 76 | 7 | 54 | 75 | 76 |
| 77 | 11 | 24 | 29 | 77 |
| 78 | 5 | $\varepsilon$ | 54 | 78 |
| 79 | 5 | 44 | 78 | 79 |
| 80 | 5 | 34 | 75 | 80 |
| 21 | 5 | 15 | 80 | 81 |
| 22 | 5 | 44 | 34 | 92 |
| 83 | 5 | ES | $\varepsilon 2$ | 83 |
| 24 | 5 | 19 | 93 | 84 |
| $\varepsilon 5$ | 5 | 34 | 49 | 85 |
| 86 | 5 | 15 | $\varepsilon 5$ | 96 |
| 87 | 5 | 15 | 35 | 87 |
| 88 | 5 | 2． 1 | $\varepsilon 4$ | 88 |
| 89 | 6 | $\varepsilon \epsilon$ | 98 | 99 |
| 90 | 8 | $\varepsilon 7$ | 2s | 90 |
| 91 | 11 | こ4 | 39 | 91 |

```
    92 5 14 54 92
    93 5 44 92 93
    94 5 19 53 94
    95 5 44 59 95
    96 5 15 55 96
    97 5 4G 19 97
    S8 E 54 56 98
    99 8 <7 <8 59
    100 11 44 4S 100
    101 5 14 54 101
    102 5 15 101 102
    103 5 5s 19 103
    104 8 102 103 104
105 11 E4 ES 105
10E 7 14 19106
107 4 ES 107
108 4 73 108
109 E 107 108 109
110}111\quad77\quad9011
111 11 S1 OS 111
112 11 10C 104 112
113 11 105 106 113
114 5 110 1111114
115 5 112 114115
116 5 113 115116
117 2 \epsilons
118 2 76
110 2109
120 2 110
121 2111
122 2112
123 2113
124 2116
125 22 21 117
126 24 11& 119 24 29
PIN ASSIGNMENTS
    OIN ADJACENT GATES
        1
        2}22\quad22 32 42 52,
        3
        4 4 2t 36 46 55
        5 E 15 20 2\epsilon
        \epsilon 6 21 22 27
        7 7 16 30 36
        8
        9 9 17 40 46
    10
    11 11 1& 50 56
    1212 51 52 57
    13 13 15
    14 14 7 52 101 105
    15 15 2J 25
    1€ 16 33 35
    17 17 43 45
    1& 18 Eこ E!
    19 19 &1 &4 86 87 94 SE 57 102 103 106
```

```
20 20 21
21 21 125
22 22 23
23 23 24
24 126 E1 E2 64 70 74 77
25 25 2&
26 2\epsilon 2&
27 27 25
23 28 25
29 126 60 77
30 30 こ1
31}31
32 32 ころ
33 33 こ4
34 34 (lllllllllllll
35 35 コァ
36 36 32
37 37 こ5
38 38 35
3¢ 39 61 &7 91
40 40 41
41 41 44
4242 43
43 43 44
44 44 EE 71 75 7% 82 93 % % % 100
45 45 4E
4E 46 4&
47 47 45
48 4% 45
49 49 E3 &5 97 100
50 50 E1
E1 E1 54
52 ミ2 E3
53 53 54
```



```
56 55 5\varepsilon
56 56 5\varepsilon
57 57 55
ธ\varepsilon 5& 59
5c 5e te &3 c5 103 105
\epsilon0 60 67
\epsilon1 61 \in7
\epsilon2 \epsilon2 \epsilon3
\epsilon3 \epsilon3 \epsilon&
E4 E4 ES
ES ES EE
\epsilon\epsilon EG 6s
\epsilon7 67 E&
\epsilon& 6E ES
69 GG 107 117
70 70 71
71 71 72
72 72 73
73 73 1c&
74 70 75
757576
76 76 118
77 77 110
```

```
    lll
    80 80 ?1
    \varepsilon1 R1 e\varepsilon
    @2 e2 &こ
    \varepsilon3 83 &4
    84 E4 28
    &5 85 26
    8\epsilon 26 85
    87 27 9C
    \varepsilon8 8& 89
    90 co 110
    91 91 111
    92 52 53
    53 cu S4
    S4 S4 S&
    55 95 56
    SE 96 s&
    57 57 55
    98 58 5s
    99 99 111
100 100 112
101 101 102
102 102 104
103 103 104
104 104 112
105 105 113
106 106 113
167 107 105
lCP loe 10s
1C9 105 119
110}1110 114 12
11111111 1144 121
112112 115 122
113113 116 123
114 114 11E
115 115 116
116 116 124
117 125 24
118 24 126
119 29 126
```

LEVELLING


LEAOFL

| 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 37 | 40 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 45 | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 59 | 59 | 60 |
| 61 | 62 | 63 | 64 | 65 | 66 | 67 | 69 | $6 ¢$ | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | 80 |
| $\varepsilon 1$ | 82 | عコ | 24 | 85 | 86 | 87 | 89 | 89 | 90 | 51 | 92 | 93 | 94 | 9.5 | 96 | 97 | 98 | 99 | 100 |
| 101 | 102 | 1 C | 1 C 4 | 105 | 106 | 107 | 108 | 109 | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 | 119 | 119 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | c | 26 | 0 | 0 | 0 | 0 | 5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | c | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 27 |
| 27 | 25 | 28 | 22 | 23 | 29 | 29 | 29 | 31 | 17 | 19 | 19 | 20 | 13 | 14 | 0 | 6 | 0 | 0 | 0 |
| 0 | 0 | C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 | 32 | 32 | 0 | 8 | 0 | 0 | 0 | 9 | 10 | 0 | 2 | 3 | 0 |  |

```
NUMEER OF TESTS = I
TIME FOR VECTOR CCMPUTATION IS 196438
NL = 2230こ1
```

| NUMEER |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIN VALUES |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| PIN | 1 | 2 | 3 | 4 | 5 | $\epsilon$ | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 17 | 20 |
| ? 3? ? | 22 | 23 | 24 | 25 | EE | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 35 | 40 | 41 |
| ? ? ? ${ }^{\text {? }}$ | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 58 | 59 | 60 | 61 | 62 |
| ? ? ? ? | 64 | E5 | 66 | 67 | 68 | 69 | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | 78 | 79 | 80 | A 1 | 82 | 93 |
| 3?3T | $\varepsilon$ E | 86 | 97 | 88 | 89 | 90 | 51 | 92 | 93 | 0.4 | 95 | 96 | 97 | 98 | 99 | 100 | 101 | 102 | 103 | 104 |
| ? 3 ? 1 | $1 C 6$ | $1 C 7$ | 109 | 109 | 110 | 111 | 112 | 113 | 114 | 115 | 116 | 117 | 118 | 119 |  |  |  |  |  |  |
| VALUE | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 |
| ?? ? ? | 0 | 0 | 3 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 |
| ? 7?? | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 3 |
| ? ? ? ? | 3 | 3 | 0 | 0 | 0 | 1 | 3 | 3 | 3 | 2 | 3 | 3 | 2 | 3 | 1 | 1 | 1 | 1 | 1 | 0 |
| ? ? ? ? | c | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 |
| ?7?? | 0 | 0 | 3 | 3 | 3 | 1 | 1 | 1 | 3 | 3 | 3 | 0 | 1 | 0 |  |  |  |  |  |  |

ORINCIPAL INFUTS
GATE VALUE

| 1 | 0 |
| :--- | :--- |
| 2 | 0 |
| 3 | 1 |
| 4 | 1 |
| 5 | 1 |
| $\epsilon$ | 0 |
| 7 | 0 |
| 8 | 1 |
| $\epsilon$ | 0 |
| 10 | 1 |
| 11 | 0 |
| 12 | 1 |
| 13 | 0 |
| 14 | 1 |

PFINCIDAL CUTPUTS
GATE VALUE
$117 \quad 1$
1102
1193

## ENO OF RUN

END OF SDF FILE. ACCOUNT: 33232-DFZYBO
${ }^{\circ} \mathrm{CY}=327 . S P C=$
379. $065=$
E. $C R D=$
U.S. DEPT. OF COMM.

BIBLIOGRAPHIC DATA
SHEET (See instructions)

1. PUBLICATION OR REPORT NO.
NBSIR 83-2794
2. Performing Organ. Report No-

Publication Oate
September 1983
4. TITLE AND SUBTITLE

ON GENERALIZING THE D-ALGORITHM
5. AUTHOR(S)
J. Scott Provan and Paul Domich
6. PERFORMING ORGANIZATION (If joint or other than NBS. see instructions)

NATIONAL BUREAU OF STANDARDS
DEPARTMENT OF COMMERCE
WASHINGTON, D.C. 20234
9. SPONSORING CRGANIZATION NAME AND COMPLETE ADORESS (StEet, Sitx. State, ZIE
10. SUPPLEMENTARY NOTES

Document describes a computer program; SF-185, FIPS Software Summary, is attached.
11. ABSTRACT (A 200-word or less factual summary of most significant information. If document includes a significant bibliography or literature survey. mention it here)

We consider in this paper the d-algorithm of J. P. Roth, which tests for specific faulty behavior in the integrated circuit. We develop a formal and general mathematical description of the algorithm, which allows a large degree of flexibility and extension in its implementation. We include a subsequent FORTRAN coding of such an extended d-algorithm, along with some sample testing.
12. KEY WORDS (Six to twelve entries; alphabetical order: capitalize only proper names; and separate key words by semicolons) backtrack; d-algorithm; fault-specific testing; VLSI
13. AVAILABILITYUnlimitedFor Official Distribution. Do Not Release to NTISOrder From Superintendent of Documents, U.S. Government Printing Office, Washington, D.C. 20402.

Z Order From National Technical Information Service (NTIS), Springfield, VA. 22161
14. NO. OF

PRINTED PAGES
126
15. Price
$\$ 14.50$


[^0]:    * The sole exception was the use of in-line coments in the parameter and declaration statement.

